����JFIFXX�����    $.' ",#(7),01444'9=82<.342  2!!22222222222222222222222222222222222222222222222222����"��4�� ���,�PG"Z_�4�˷����kjز�Z�,F+��_z�,�© �����zh6�٨�ic�fu���#ډb���_�N�?��wQ���5-�~�I���8����TK<5o�Iv-�����k�_U_�����~b�M��d����Ӝ�U�Hh��?]��E�w��Q���k�{��_}qFW7HTՑ��Y��F�?_�'ϔ��_�Ջt��=||I ��6�έ"�����D���/[�k�9���Y�8ds|\���Ҿp6�Ҵ���]��.����6�z<�v��@]�i%��$j��~�g��J>��no����pM[me�i$[����s�o�ᘨ�˸ nɜG-�ĨU�ycP�3.DB�li�;��hj���x7Z^�N�h������N3u{�:j�x�힞��#M&��jL P@_���� P��&��o8������9�����@Sz6�t7#O�ߋ �s}Yf�T���lmr����Z)'N��k�۞p����w\�Tȯ?�8`�O��i{wﭹW�[�r�� ��Q4F�׊���3m&L�=��h3����z~��#�\�l :�F,j@�� ʱ�wQT����8�"kJO���6�֚l����}���R�>ډK���]��y����&����p�}b��;N�1�m�r$�|��7�>e�@B�TM*-iH��g�D�)� E�m�|�ؘbҗ�a��Ҿ����t4���o���G��*oCN�rP���Q��@z,|?W[0�����:�n,jWiE��W��$~/�hp\��?��{(�0���+�Y8rΟ�+����>S-S����VN;�}�s?.����� w�9��˟<���Mq4�Wv'��{)0�1mB��V����W[�����8�/<� �%���wT^�5���b��)iM� pg�N�&ݝ��VO~�q���u���9� ����!��J27����$O-���! �:�%H��� ـ����y�ΠM=t{!S�� oK8������t<����è:a������[�����ա�H���~��w��Qz`�po�^ ����Q��n� �,uu�C�$ ^���,������8�#��:�6��e�|~���!�3�3.�\0��q��o�4`.|� ����y�Q�`~;�d�ׯ,��O�Zw�������`73�v�܋�<���Ȏ�� ـ4k��5�K�a�u�=9Yd��$>x�A�&�� j0� ���vF��� Y�|�y��� ~�6�@c��1vOp�Ig����4��l�OD���L����� R���c���j�_�uX6��3?nk��Wy�f;^*B� ��@�~a�`��Eu������+���6�L��.ü>��}y���}_�O�6�͐�:�YrG�X��kG�����l^w���~㒶sy��Iu�!� W ��X��N�7BV��O��!X�2����wvG�R�f�T#�����t�/?���%8�^�W�aT��G�cL�M���I��(J����1~�8�?aT ���]����AS�E��(��*E}� 2��#I/�׍qz��^t�̔���b�Yz4x���t�){ OH��+(E��A&�N�������XT��o��"�XC��'���)}�J�z�p� ��~5�}�^����+�6����w��c��Q�|Lp�d�H��}�(�.|����k��c4^�"�����Z?ȕ ��a<�L�!039C� �Eu�C�F�Ew�ç ;�n?�*o���B�8�bʝ���'#Rqf���M}7����]����s2tcS{�\icTx;�\��7K���P���ʇ Z O-��~��c>"��?�������P��E��O�8��@�8��G��Q�g�a�Վ���󁶠�䧘��_%#r�>�1�z�a��eb��qcPѵ��n���#L��� =��׀t� L�7�`��V���A{�C:�g���e@�w1 Xp3�c3�ġ����p��M"'-�@n4���fG��B3�DJ�8[Jo�ߐ���gK)ƛ��$���� ���8�3�����+���� �����6�ʻ���� ���S�kI�*KZlT _`���?��K����QK�d����B`�s}�>���`��*�>��,*@J�d�oF*����弝��O}�k��s��]��y�ߘ��c1G�V���<=�7��7����6�q�PT��tXԀ�!9*4�4Tހ3XΛex�46���Y��D ����� �BdemDa����\�_l,��G�/���֌7���Y�](�xTt^%�GE�����4�}bT���ڹ�����;Y)���B�Q��u��>J/J �⮶.�XԄ��j�ݳ�+E��d ��r�5�_D�1 ��o�� �B�x�΢�#���<��W�����8���R6�@g�M�.��� dr�D��>(otU��@x=��~v���2� ӣ�d�oBd��3�eO�6�㣷�����ݜ6��6Y��Qz`��S��{���\P�~z m5{J/L��1������<�e�ͅPu�b�]�ϔ���'������f�b� Zpw��c`"��i���BD@:)ִ�:�]��hv�E�w���T�l��P���"Ju�}��وV J��G6��. J/�Qgl߭�e�����@�z�Zev2u�)]կ�����7x���s�M�-<ɯ�c��r�v�����@��$�ޮ}lk���a���'����>x��O\�ZFu>�����ck#��&:��`�$�ai�>2Δ����l���oF[h��lE�ܺ�Πk:)���`�� $[6�����9�����kOw�\|���8}������ބ:��񶐕��I�A1/�=�2[�,�!��.}gN#�u����b��� ~��݊��}34q����d�E��Lc��$��"�[q�U�硬g^��%B �z���r�pJ�ru%v\h1Y�ne`ǥ:g���pQM~�^�Xi� ��`S�:V29.�P���V�?B�k�� AEvw%�_�9C�Q����wKekPؠ�\�;Io d�{ ߞo�c1eP����\� `����E=���@K<�Y���eڼ�J���w����{av�F�'�M�@/J��+9p���|]�����Iw &`��8���&M�hg��[�{��Xj��%��Ӓ�$��(����ʹN���<>�I���RY���K2�NPlL�ɀ)��&e����B+ь����( � �JTx���_?EZ� }@ 6�U���뙢ط�z��dWI�n` D����噥�[��uV��"�G&Ú����2g�}&m��?ċ�"����Om#��������� ��{�ON��"S�X��Ne��ysQ���@Fn��Vg���dX�~nj�]J�<�K]:��FW��b�������62�=��5f����JKw��bf�X�55��~J �%^����:�-�QIE��P��v�nZum� z � ~ə ���� ���ة����;�f��\v���g�8�1��f24;�V���ǔ�)����9���1\��c��v�/'Ƞ�w�������$�4�R-��t���� e�6�/�ġ �̕Ecy�J���u�B���<�W�ַ~�w[B1L۲�-JS΂�{���΃������A��20�c#��@ 0!1@AP"#2Q`$3V�%45a6�FRUq��� ����^7ׅ,$n�������+��F�`��2X'��0vM��p�L=������5��8������u�p~���.�`r�����\���O��,ư�0oS ��_�M�����l���4�kv\JSd���x���SW�<��Ae�IX����������$I���w�:S���y���›R��9�Q[���,�5�;�@]�%���u�@ *ro�lbI �� ��+���%m:�͇ZV�����u�̉����θau<�fc�.����{�4Ա� �Q����*�Sm��8\ujqs]{kN���)qO�y�_*dJ�b�7���yQqI&9�ԌK!�M}�R�;������S�T���1���i[U�ɵz�]��U)V�S6���3$K{�ߊ<�(� E]Զ[ǼENg�����'�\?#)Dkf��J���o��v���'�%ƞ�&K�u�!��b�35LX�Ϸ��63$K�a�;�9>,R��W��3�3� d�JeTYE.Mϧ��-�o�j3+y��y^�c�������VO�9NV\nd�1 ��!͕_)a�v;����թ�M�lWR1��)El��P;��yوÏ�u 3�k�5Pr6<�⒲l�!˞*��u־�n�!�l:����UNW ��%��Chx8vL'��X�@��*��)���̮��ˍ��� ���D-M�+J�U�kvK����+�x8��cY������?�Ԡ��~3mo��|�u@[XeY�C�\Kp�x8�oC�C�&����N�~3-H���� ��MX�s�u<`���~"WL��$8ξ��3���a�)|:@�m�\���^�`�@ҷ)�5p+��6���p�%i)P M���ngc�����#0Aruz���RL+xSS?���ʮ}()#�t��mˇ!��0}}y����<�e� �-ή�Ԩ��X������ MF���ԙ~l L.3���}�V뽺�v�����멬��Nl�)�2����^�Iq��a��M��qG��T�����c3#������3U�Ǎ���}��לS�|qa��ڃ�+���-��2�f����/��bz��ڐ�� �ݼ[2�ç����k�X�2�* �Z�d���J�G����M*9W���s{��w���T��x��y,�in�O�v��]���n����P�$�JB@=4�OTI�n��e�22a\����q�d���%�$��(���:���: /*�K[PR�fr\nڙdN���F�n�$�4�[�� U�zƶ����� �mʋ���,�ao�u 3�z� �x��Kn����\[��VFmbE;�_U��&V�Gg�]L�۪&#n%�$ɯ�dG���D�TI=�%+AB�Ru#��b4�1�»x�cs�YzڙJG��f��Il��d�eF'T� iA��T���uC�$����Y��H?����[!G`}���ͪ� �纤Hv\������j�Ex�K���!���OiƸ�Yj�+u-<���'q����uN�*�r\��+�]���<�wOZ.fp�ێ��,-*)V?j-kÊ#�`�r��dV����(�ݽBk�����G�ƛk�QmUڗe��Z���f}|����8�8��a���i��3'J�����~G_�^���d�8w������ R�`(�~�.��u���l�s+g�bv���W���lGc}��u���afE~1�Ue������Z�0�8�=e�� f@/�jqEKQQ�J��oN��J���W5~M>$6�Lt�;$ʳ{���^��6�{����v6���ķܰg�V�cnn �~z�x�«�,2�u�?cE+Ș�H؎�%�Za�)���X>uW�Tz�Nyo����s���FQƤ��$��*�&�LLXL)�1�" L��eO��ɟ�9=���:t��Z���c��Ž���Y?�ӭV�wv�~,Y��r�ۗ�|�y��GaF�����C�����.�+� ���v1���fήJ�����]�S��T��B��n5sW}y�$��~z�'�c ��8 ��� ,! �p��VN�S��N�N�q��y8z˱�A��4��*��'������2n<�s���^ǧ˭P�Jޮɏ�U�G�L�J�*#��<�V��t7�8����TĜ>��i}K%,���)[��z�21z ?�N�i�n1?T�I�R#��m-�����������������1����lA�`��fT5+��ܐ�c�q՝��ʐ��,���3�f2U�եmab��#ŠdQ�y>\��)�SLY����w#��.���ʑ�f��� ,"+�w�~�N�'�c�O�3F�������N<���)j��&��,-� �љ���֊�_�zS���TǦ����w�>��?�������n��U仆�V���e�����0���$�C�d���rP �m�׈e�Xm�Vu� �L��.�bֹ��� �[Դaզ���*��\y�8�Է:�Ez\�0�Kq�C b��̘��cө���Q��=0Y��s�N��S.���3.���O�o:���#���v7�[#߫ ��5�܎�L���Er4���9n��COWlG�^��0k�%<���ZB���aB_���������'=��{i�v�l�$�uC���mƎҝ{�c㱼�y]���W�i ��ߧc��m�H� m�"�"�����;Y�ߝ�Z�Ǔ�����:S#��|}�y�,/k�Ld� TA�(�AI$+I3��;Y*���Z��}|��ӧO��d�v��..#:n��f>�>���ȶI�TX��� 8��y����"d�R�|�)0���=���n4��6ⲑ�+��r<�O�܂~zh�z����7ܓ�HH�Ga롏���nCo�>������a ���~]���R���̲c?�6(�q�;5%� |�uj�~z8R=X��I�V=�|{v�Gj\gc��q����z�؋%M�ߍ����1y��#��@f^���^�>N�����#x#۹��6�Y~�?�dfPO��{��P�4��V��u1E1J �*|���%���JN��`eWu�zk M6���q t[�� ��g�G���v��WIG��u_ft����5�j�"�Y�:T��ɐ���*�;� e5���4����q$C��2d�}���� _S�L#m�Yp��O�.�C�;��c����Hi#֩%+) �Ӎ��ƲV���SYź��g |���tj��3�8���r|���V��1#;.SQ�A[���S������#���`n�+���$��$I �P\[�@�s��(�ED�z���P��])8�G#��0B��[ى��X�II�q<��9�~[Z멜�Z�⊔IWU&A>�P~�#��dp<�?����7���c��'~���5 ��+$���lx@�M�dm��n<=e�dyX��?{�|Aef ,|n3�<~z�ƃ�uۧ�����P��Y,�ӥQ�*g�#먙R�\���;T��i,��[9Qi歉����c>]9�� ��"�c��P�� �Md?٥��If�ت�u��k��/����F��9�c*9��Ǎ:�ØF���z�n*�@|I�ށ9����N3{'��[�'ͬ�Ҳ4��#}��!�V� Fu��,�,mTIk���v C�7v���B�6k�T9��1�*l� '~��ƞF��lU��'�M ����][ΩũJ_�{�i�I�n��$���L�� j��O�dx�����kza۪��#�E��Cl����x˘�o�����V���ɞ�ljr��)�/,�߬h�L��#��^��L�ф�,íMƁe�̩�NB�L�����iL����q�}��(��q��6IçJ$�W�E$��:������=#����(�K�B����zђ <��K(�N�۫K�w��^O{!����)�H���>x�������lx�?>Պ�+�>�W���,Ly!_�D���Ō�l���Q�!�[ �S����J��1��Ɛ�Y}��b,+�Lo�x�ɓ)����=�y�oh�@�꥟/��I��ѭ=��P�y9��� �ۍYӘ�e+�p�Jnϱ?V\SO%�(�t� ���=?MR�[Ș�����d�/ ��n�l��B�7j� ��!�;ӥ�/�[-���A�>�dN�sLj ��,ɪv��=1c�.SQ�O3�U���ƀ�ܽ�E����������̻��9G�ϷD�7(�}��Ävӌ\�y�_0[w ���<΍>����a_��[0+�L��F.�޺��f�>oN�T����q;���y\��bՃ��y�jH�<|q-eɏ�_?_9+P���Hp$�����[ux�K w�Mw��N�ی'$Y2�=��q���KB��P��~������Yul:�[<����F1�2�O���5=d����]Y�sw:���Ϯ���E��j,_Q��X��z`H1,#II ��d�wr��P˂@�ZJV����y$�\y�{}��^~���[:N����ߌ�U�������O��d�����ؾe��${p>G��3c���Ė�lʌ�� ת��[��`ϱ�-W����dg�I��ig2��� ��}s ��ؤ(%#sS@���~���3�X�nRG�~\jc3�v��ӍL��M[JB�T��s3}��j�Nʖ��W����;7��ç?=X�F=-�=����q�ߚ���#���='�c��7���ڑW�I(O+=:uxq�������������e2�zi+�kuG�R��������0�&e�n���iT^J����~\jy���p'dtG��s����O��3����9* �b#Ɋ�� p������[Bws�T�>d4�ۧs���nv�n���U���_�~,�v����ƜJ1��s�� �QIz��)�(lv8M���U=�;����56��G���s#�K���MP�=��LvyGd��}�VwWBF�'�à �?MH�U�g2�� ����!�p�7Q��j��ڴ����=��j�u��� Jn�A s���uM������e��Ɔ�Ҕ�!)'��8Ϣ�ٔ��ޝ(��Vp���צ֖d=�IC�J�Ǡ{q������kԭ�߸���i��@K����u�|�p=..�*+����x�����z[Aqġ#s2a�Ɗ���RR�)*HRsi�~�a &f��M��P����-K�L@��Z��Xy�'x�{}��Zm+���:�)�) IJ�-i�u���� ���ܒH��'�L(7�y�GӜq���� j��� 6ߌg1�g�o���,kر���tY�?W,���p���e���f�OQS��!K�۟cҒA�|ս�j�>��=⬒��˧L[�� �߿2JaB~R��u�:��Q�] �0H~���]�7��Ƽ�I���(}��cq '�ήET���q�?f�ab���ӥvr� �)o��-Q��_'����ᴎo��K������;��V���o��%���~OK ����*��b�f:���-ťIR��`B�5!RB@���ï�� �u �̯e\�_U�_������� g�ES��3�������QT��a����x����U<~�c?�*�#]�MW,[8O�a�x��]�1bC|踤�P��lw5V%�)�{t�<��d��5���0i�XSU��m:��Z�┵�i�"��1�^B�-��P�hJ��&)O��*�D��c�W��vM��)����}���P��ܗ-q����\mmζZ-l@�}��a��E�6��F�@��&Sg@���ݚ�M����� ȹ 4����#p�\H����dYDo�H���"��\��..R�B�H�z_�/5˘����6��KhJR��P�mƶi�m���3�,#c�co��q�a)*Pt����R�m�k�7x�D�E�\Y�閣_X�<���~�)���c[[�BP����6�Yq���S��0����%_����;��Àv�~�| VS؇ ��'O0��F0��\���U�-�d@�����7�SJ*z��3n��y��P����O���������m�~�P�3|Y��ʉr#�C�<�G~�.,! ���bqx���h~0=��!ǫ�jy����l�O,�[B��~��|9��ٱ����Xly�#�i�B��g%�S��������tˋ���e���ې��\[d�t)��.+u�|1 ������#�~Oj����hS�%��i.�~X���I�H�m��0n���c�1uE�q��cF�RF�o���7� �O�ꮧ� ���ۛ{��ʛi5�rw?׌#Qn�TW��~?y$��m\�\o����%W� ?=>S�N@�� �Ʈ���R����N�)�r"C�:��:����� �����#��qb��Y�. �6[��2K����2u�Ǧ�HYR��Q�MV��� �G�$��Q+.>�����nNH��q�^��� ����q��mM��V��D�+�-�#*�U�̒ ���p욳��u:�������IB���m���PV@O���r[b= �� ��1U�E��_Nm�yKbN�O���U�}�the�`�|6֮P>�\2�P�V���I�D�i�P�O;�9�r�mAHG�W�S]��J*�_�G��+kP�2����Ka�Z���H�'K�x�W�MZ%�O�YD�Rc+o��?�q��Ghm��d�S�oh�\�D�|:W������UA�Qc yT�q������~^�H��/��#p�CZ���T�I�1�ӏT����4��"�ČZ�����}��`w�#�*,ʹ�� ��0�i��課�Om�*�da��^gJ݅{���l�e9uF#T�ֲ��̲�ٞC"�q���ߍ ոޑ�o#�XZTp����@ o�8��(jd��xw�]�,f���`~�|,s��^����f�1���t��|��m�򸄭/ctr��5s��7�9Q�4�H1꠲BB@l9@���C�����+�wp�xu�£Yc�9��?`@#�o�mH�s2��)�=��2�.�l����jg�9$�Y�S�%*L������R�Y������7Z���,*=�䷘$�������arm�o�ϰ���UW.|�r�uf����IGw�t����Zwo��~5 ��YյhO+=8fF�)�W�7�L9lM�̘·Y���֘YLf�큹�pRF���99.A �"wz��=E\Z���'a� 2��Ǚ�#;�'}�G���*��l��^"q��+2FQ� hj��kŦ��${���ޮ-�T�٭cf�|�3#~�RJ����t��$b�(R��(����r���dx� >U b�&9,>���%E\� Ά�e�$��'�q't��*�א���ެ�b��-|d���SB�O�O��$�R+�H�)�܎�K��1m`;�J�2�Y~9��O�g8=vqD`K[�F)k�[���1m޼c��n���]s�k�z$@��)!I �x՝"v��9=�ZA=`Ɠi �:�E��)`7��vI��}d�YI�_ �o�:ob���o ���3Q��&D&�2=�� �Ά��;>�h����y.*ⅥS������Ӭ�+q&����j|UƧ����}���J0��WW< ۋS�)jQR�j���Ư��rN)�Gű�4Ѷ(�S)Ǣ�8��i��W52���No˓� ۍ%�5brOn�L�;�n��\G����=�^U�dI���8$�&���h��'���+�(������cȁ߫k�l��S^���cƗjԌE�ꭔ��gF���Ȓ��@���}O���*;e�v�WV���YJ\�]X'5��ղ�k�F��b 6R�o՜m��i N�i����>J����?��lPm�U��}>_Z&�KK��q�r��I�D�Չ~�q�3fL�:S�e>���E���-G���{L�6p�e,8��������QI��h��a�Xa��U�A'���ʂ���s�+טIjP�-��y�8ۈZ?J$��W�P� ��R�s�]��|�l(�ԓ��sƊi��o(��S0��Y� 8�T97.�����WiL��c�~�dxc�E|�2!�X�K�Ƙਫ਼�$((�6�~|d9u+�qd�^3�89��Y�6L�.I�����?���iI�q���9�)O/뚅����O���X��X�V��ZF[�یgQ�L��K1���RҖr@v�#��X�l��F���Нy�S�8�7�kF!A��sM���^rkp�jP�DyS$N���q��nxҍ!U�f�!eh�i�2�m���`�Y�I�9r�6� �TF���C}/�y�^���Η���5d�'��9A-��J��>{�_l+�`��A���[�'��յ�ϛ#w:݅�%��X�}�&�PSt�Q�"�-��\縵�/����$Ɨh�Xb�*�y��BS����;W�ջ_mc�����vt?2}1�;qS�d�d~u:2k5�2�R�~�z+|HE!)�Ǟl��7`��0�<�,�2*���Hl-��x�^����'_TV�gZA�'j� ^�2Ϊ��N7t�����?w�� �x1��f��Iz�C-Ȗ��K�^q�;���-W�DvT�7��8�Z�������� hK�(P:��Q- �8�n�Z���܃e貾�<�1�YT<�,�����"�6{/ �?�͟��|1�:�#g��W�>$����d��J��d�B��=��jf[��%rE^��il:��B���x���Sּ�1հ��,�=��*�7 fcG��#q� �eh?��2�7�����,�!7x��6�n�LC�4x��},Geǝ�tC.��vS �F�43��zz\��;QYC,6����~;RYS/6���|2���5���v��T��i����������mlv��������&� �nRh^ejR�LG�f���? �ۉҬܦƩ��|��Ȱ����>3����!v��i�ʯ�>�v��オ�X3e���_1z�Kȗ\<������!�8���V��]��?b�k41�Re��T�q��mz��TiOʦ�Z��Xq���L������q"+���2ۨ��8}�&N7XU7Ap�d�X��~�׿��&4e�o�F��� �H����O���č�c�� 懴�6���͉��+)��v;j��ݷ�� �UV�� i��� j���Y9GdÒJ1��詞�����V?h��l����l�cGs�ځ�������y�Ac�����\V3�? �� ܙg�>qH�S,�E�W�[�㺨�uch�⍸�O�}���a��>�q�6�n6����N6�q������N ! 1AQaq�0@����"2BRb�#Pr���3C`��Scst���$4D���%Td�� ?���N����a��3��m���C���w��������xA�m�q�m���m������$����4n淿t'��C"w��zU=D�\R+w�p+Y�T�&�պ@��ƃ��3ޯ?�Aﶂ��aŘ���@-�����Q�=���9D��ռ�ѻ@��M�V��P��܅�G5�f�Y<�u=,EC)�<�Fy'�"�&�չ�X~f��l�KԆV��?�� �W�N����=(� �;���{�r����ٌ�Y���h{�١������jW����P���Tc�����X�K�r��}���w�R��%��?���E��m�� �Y�q|����\lEE4���r���}�lsI�Y������f�$�=�d�yO����p�����yBj8jU�o�/�S��?�U��*������ˍ�0������u�q�m [�?f����a�� )Q�>����6#������� ?����0UQ����,IX���(6ڵ[�DI�MNލ�c&���υ�j\��X�R|,4��� j������T�hA�e��^���d���b<����n�� �즇�=!���3�^�`j�h�ȓr��jẕ�c�,ٞX����-����a�ﶔ���#�$��]w�O��Ӫ�1y%��L�Y<�wg#�ǝ�̗`�x�xa�t�w��»1���o7o5��>�m뭛C���Uƃߜ}�C���y1Xνm�F8�jI���]����H���ۺиE@I�i;r�8ӭ����V�F�Շ| ��&?�3|x�B�MuS�Ge�=Ӕ�#BE5G�����Y!z��_e��q�р/W>|-�Ci߇�t�1ޯќd�R3�u��g�=0 5��[?�#͏��q�cf���H��{ ?u�=?�?ǯ���}Z��z���hmΔ�BFTW�����<�q�(v� ��!��z���iW]*�J�V�z��gX֧A�q�&��/w���u�gYӘa���; �i=����g:��?2�dž6�ى�k�4�>�Pxs����}������G�9��3 ���)gG�R<>r h�$��'nc�h�P��Bj��J�ҧH� -��N1���N��?��~��}-q!=��_2hc�M��l�vY%UE�@|�v����M2�.Y[|y�"Eï��K�ZF,�ɯ?,q�?v�M 80jx�"�;�9vk�����+ ֧�� �ȺU��?�%�vcV��mA�6��Qg^M����A}�3�nl� QRN�l8�kkn�'�����(��M�7m9و�q���%ޟ���*h$Zk"��$�9��: �?U8�Sl��,,|ɒ��xH(ѷ����Gn�/Q�4�P��G�%��Ա8�N��!� �&�7�;���eKM7�4��9R/%����l�c>�x;������>��C�:�����t��h?aKX�bhe�ᜋ^�$�Iհ �hr7%F$�E��Fd���t��5���+�(M6�t����Ü�UU|zW�=a�Ts�Tg������dqP�Q����b'�m���1{|Y����X�N��b �P~��F^F:����k6�"�j!�� �I�r�`��1&�-$�Bevk:y���#yw��I0��x��=D�4��tU���P�ZH��ڠ底taP��6����b>�xa����Q�#� WeF��ŮNj�p�J* mQ�N����*I�-*�ȩ�F�g�3 �5��V�ʊ�ɮ�a��5F���O@{���NX��?����H�]3��1�Ri_u��������ѕ�� ����0��� F��~��:60�p�͈�S��qX#a�5>���`�o&+�<2�D����: �������ڝ�$�nP���*)�N�|y�Ej�F�5ټ�e���ihy�Z �>���k�bH�a�v��h�-#���!�Po=@k̆IEN��@��}Ll?j�O������߭�ʞ���Q|A07x���wt!xf���I2?Z��<ץ�T���cU�j��]��陎Ltl �}5�ϓ��$�,��O�mˊ�;�@O��jE��j(�ا,��LX���LO���Ц�90�O �.����a��nA���7������j4 ��W��_ٓ���zW�jcB������y՗+EM�)d���N�g6�y1_x��p�$Lv:��9�"z��p���ʙ$��^��JԼ*�ϭ����o���=x�Lj�6�J��u82�A�H�3$�ٕ@�=Vv�]�'�qEz�;I˼��)��=��ɯ���x �/�W(V���p�����$ �m�������u�����񶤑Oqˎ�T����r��㠚x�sr�GC��byp�G��1ߠ�w e�8�$⿄����/�M{*}��W�]˷.�CK\�ުx���/$�WPw���r� |i���&�}�{�X� �>��$-��l���?-z���g����lΆ���(F���h�vS*���b���߲ڡn,|)mrH[���a�3�ר�[1��3o_�U�3�TC�$��(�=�)0�kgP���� ��u�^=��4 �WYCҸ:��vQ�ר�X�à��tk�m,�t*��^�,�}D*� �"(�I��9R����>`�`��[~Q]�#af��i6l��8���6�:,s�s�N6�j"�A4���IuQ��6E,�GnH��zS�HO�uk�5$�I�4��ؤ�Q9�@��C����wp�BGv[]�u�Ov���0I4���\��y�����Q�Ѹ��~>Z��8�T��a��q�ޣ;z��a���/��S��I:�ܫ_�|������>=Z����8:�S��U�I�J��"IY���8%b8���H��:�QO�6�;7�I�S��J��ҌAά3��>c���E+&jf$eC+�z�;��V����� �r���ʺ������my�e���aQ�f&��6�ND��.:��NT�vm�<- u���ǝ\MvZY�N�NT��-A�>jr!S��n�O 1�3�Ns�%�3D@���`������ܟ 1�^c<���� �a�ɽ�̲�Xë#�w�|y�cW�=�9I*H8�p�^(4���՗�k��arOcW�tO�\�ƍR��8����'�K���I�Q�����?5�>[�}��yU�ײ -h��=��% q�ThG�2�)���"ו3]�!kB��*p�FDl�A���,�eEi�H�f�Ps�����5�H:�Փ~�H�0Dت�D�I����h�F3�������c��2���E��9�H��5�zԑ�ʚ�i�X�=:m�xg�hd(�v����׊�9iS��O��d@0ڽ���:�p�5�h-��t�&���X�q�ӕ,��ie�|���7A�2���O%P��E��htj��Y1��w�Ѓ!����  ���� ࢽ��My�7�\�a�@�ţ�J �4�Ȼ�F�@o�̒?4�wx��)��]�P��~�����u�����5�����7X ��9��^ܩ�U;Iꭆ 5 �������eK2�7(�{|��Y׎ �V��\"���Z�1� Z�����}��(�Ǝ"�1S���_�vE30>���p;� ΝD��%x�W�?W?v����o�^V�i�d��r[��/&>�~`�9Wh��y�;���R��� ;;ɮT��?����r$�g1�K����A��C��c��K��l:�'��3 c�ﳯ*"t8�~l��)���m��+U,z��`(�>yJ�?����h>��]��v��ЍG*�{`��;y]��I�T� ;c��NU�fo¾h���/$���|NS���1�S�"�H��V���T���4��uhǜ�]�v;���5�͠x��'C\�SBpl���h}�N����� A�Bx���%��ޭ�l��/����T��w�ʽ]D�=����K���ž�r㻠l4�S�O?=�k �M:� ��c�C�a�#ha���)�ѐxc�s���gP�iG��{+���x���Q���I= �� z��ԫ+ �8"�k�ñ�j=|����c ��y��CF��/��*9ж�h{ �?4�o� ��k�m�Q�N�x��;�Y��4膚�a�w?�6�>e]�����Q�r�:����g�,i"�����ԩA�*M�<�G��b�if��l^M��5� �Ҩ�{����6J��ZJ�����P�*�����Y���ݛu�_4�9�I8�7���������,^ToR���m4�H��?�N�S�ѕw��/S��甍�@�9H�S�T��t�ƻ���ʒU��*{Xs�@����f�����֒Li�K{H�w^���������Ϥm�tq���s� ���ք��f:��o~s��g�r��ט� �S�ѱC�e]�x���a��) ���(b-$(�j>�7q�B?ӕ�F��hV25r[7 Y� }L�R��}����*sg+��x�r�2�U=�*'WS��ZDW]�WǞ�<��叓���{�$�9Ou4��y�90-�1�'*D`�c�^o?(�9��u���ݐ��'PI&� f�Jݮ�������:wS����jfP1F:X �H�9dԯ���˝[�_54 �}*;@�ܨ�� ð�yn�T���?�ןd�#���4rG�ͨ��H�1�|-#���Mr�S3��G�3�����)�.᧏3v�z֑��r����$G"�`j �1t��x0<Ɔ�Wh6�y�6��,œ�Ga��gA����y��b��)��h�D��ß�_�m��ü �gG;��e�v��ݝ�nQ� ��C����-�*��o���y�a��M��I�>�<���]obD��"�:���G�A��-\%LT�8���c�)��+y76���o�Q�#*{�(F�⽕�y����=���rW�\p���۩�c���A���^e6��K������ʐ�cVf5$�'->���ՉN"���F�"�UQ@�f��Gb~��#�&�M=��8�ט�JNu9��D��[̤�s�o�~������ G��9T�tW^g5y$b��Y'��س�Ǵ�=��U-2 #�MC�t(�i� �lj�@Q 5�̣i�*�O����s�x�K�f��}\��M{E�V�{�υ��Ƈ�����);�H����I��fe�Lȣr�2��>��W�I�Ȃ6������i��k�� �5�YOxȺ����>��Y�f5'��|��H+��98pj�n�.O�y�������jY��~��i�w'������l�;�s�2��Y��:'lg�ꥴ)o#'Sa�a�K��Z� �m��}�`169�n���"���x��I ��*+� }F<��cГ���F�P�������ֹ*�PqX�x۩��,� ��N�� �4<-����%����:��7����W���u�`����� $�?�I��&����o��o��`v�>��P��"��l���4��5'�Z�gE���8���?��[�X�7(��.Q�-��*���ތL@̲����v��.5���[��=�t\+�CNܛ��,g�SQnH����}*F�G16���&:�t��4ُ"A��̣��$�b �|����#rs��a�����T�� ]�<�j��BS�('$�ɻ� �wP;�/�n��?�ݜ��x�F��yUn�~mL*-�������Xf�wd^�a�}��f�,=t�׵i�.2/wpN�Ep8�OР���•��R�FJ� 55TZ��T �ɭ�<��]��/�0�r�@�f��V��V����Nz�G��^���7hZi����k��3�,kN�e|�vg�1{9]_i��X5y7� 8e]�U����'�-2,���e"����]ot�I��Y_��n�(JҼ��1�O ]bXc���Nu�No��pS���Q_���_�?i�~�x h5d'�(qw52] ��'ޤ�q��o1�R!���`ywy�A4u���h<קy���\[~�4�\ X�Wt/� 6�����n�F�a8��f���z �3$�t(���q��q�x��^�XWeN'p<-v�!�{�(>ӽDP7��ո0�y)�e$ٕv�Ih'Q�EA�m*�H��RI��=:��� ���4牢) �%_iN�ݧ�l]� �Nt���G��H�L��� ɱ�g<���1V�,�J~�ٹ�"K��Q�� 9�HS�9�?@��k����r�;we݁�]I�!{ �@�G�[�"��`���J:�n]�{�cA�E����V��ʆ���#��U9�6����j�#Y�m\��q�e4h�B�7��C�������d<�?J����1g:ٳ���=Y���D�p�ц� ׈ǔ��1�]26؜oS�'��9�V�FVu�P�h�9�xc�oq�X��p�o�5��Ա5$�9W�V(�[Ak�aY錎qf;�'�[�|���b�6�Ck��)��#a#a˙��8���=äh�4��2��C��4tm^ �n'c���]GQ$[Wҿ��i���vN�{Fu ��1�gx��1┷���N�m��{j-,��x�� Ūm�ЧS�[�s���Gna���䑴�� x�p 8<������97�Q���ϴ�v�aϚG��Rt�Һ׈�f^\r��WH�JU�7Z���y)�vg=����n��4�_)y��D'y�6�]�c�5̪�\� �PF�k����&�c;��cq�$~T�7j ���nç]�<�g ":�to�t}�159�<�/�8������m�b�K#g'I'.W�����6��I/��>v��\�MN��g���m�A�yQL�4u�Lj�j9��#44�t��l^�}L����n��R��!��t��±]��r��h6ٍ>�yҏ�N��fU�� ���� Fm@�8}�/u��jb9������he:A�y�ծw��GpΧh�5����l}�3p468��)U��d��c����;Us/�֔�YX�1�O2��uq�s��`hwg�r~�{ R��mhN��؎*q 42�*th��>�#���E����#��Hv�O����q�}�����6�e��\�,Wk�#���X��b>��p}�դ��3���T5��†��6��[��@�P�y*n��|'f�֧>�lư΂�̺����SU�'*�q�p�_S�����M�� '��c�6�����m�� ySʨ;M��r���Ƌ�m�Kxo,���Gm�P��A�G�:��i��w�9�}M(�^�V��$ǒ�ѽ�9���|���� �a����J�SQ�a���r�B;����}���ٻ֢�2�%U���c�#�g���N�a�ݕ�'�v�[�OY'��3L�3�;,p�]@�S��{ls��X�'���c�jw�k'a�.��}�}&�� �dP�*�bK=ɍ!����;3n�gΊU�ߴmt�'*{,=SzfD� A��ko~�G�aoq�_mi}#�m�������P�Xhύ����mxǍ�΂���巿zf��Q���c���|kc�����?���W��Y�$���_Lv����l߶��c���`?����l�j�ݲˏ!V��6����U�Ђ(A���4y)H���p�Z_�x��>���e��R��$�/�`^'3qˏ�-&Q�=?��CFVR �D�fV�9��{�8g�������n�h�(P"��6�[�D���< E�����~0<@�`�G�6����Hг�cc�� �c�K.5��D��d�B���`?�XQ��2��ٿyqo&+�1^� DW�0�ꊩ���G�#��Q�nL3��c���������/��x ��1�1[y�x�პCW��C�c�UĨ80�m�e�4.{�m��u���I=��f�����0QRls9���f���������9���~f�����Ǩ��a�"@�8���ȁ�Q����#c�ic������G��$���G���r/$W�(��W���V�"��m�7�[m�A�m����bo��D� j����۳� l���^�k�h׽����� ��#� iXn�v��eT�k�a�^Y�4�BN��ĕ��0 !01@Q"2AaPq3BR������?���@4�Q�����T3,���㺠�W�[=JK�Ϟ���2�r^7��vc�:�9 �E�ߴ�w�S#d���Ix��u��:��Hp��9E!�� V 2;73|F��9Y���*ʬ�F��D����u&���y؟��^EA��A��(ɩ���^��GV:ݜDy�`��Jr29ܾ�㝉��[���E;Fzx��YG��U�e�Y�C���� ����v-tx����I�sם�Ę�q��Eb�+P\ :>�i�C'�;�����k|z�رn�y]�#ǿb��Q��������w�����(�r|ӹs��[�D��2v-%��@;�8<a���[\o[ϧw��I!��*0�krs)�[�J9^��ʜ��p1)� "��/_>��o��<1����A�E�y^�C��`�x1'ܣn�p��s`l���fQ��):�l����b>�Me�jH^?�kl3(�z:���1ŠK&?Q�~�{�ٺ�h�y���/�[��V�|6��}�KbX����mn[-��7�5q�94�������dm���c^���h� X��5��<�eޘ>G���-�}�دB�ޟ� ��|�rt�M��V+�]�c?�-#ڛ��^ǂ}���Lkr���O��u�>�-D�ry� D?:ޞ�U��ǜ�7�V��?瓮�"�#���r��չģVR;�n���/_� ؉v�ݶe5d�b9��/O��009�G���5n�W����JpA�*�r9�>�1��.[t���s�F���nQ� V 77R�]�ɫ8����_0<՜�IF�u(v��4��F�k�3��E)��N:��yڮe��P�`�1}�$WS��J�SQ�N�j�ٺ��޵�#l���ј(�5=��5�lǏmoW�v-�1����v,W�mn��߀$x�<����v�j(����c]��@#��1������Ǔ���o'��u+����;G�#�޸��v-lη��/(`i⣍Pm^���ԯ̾9Z��F��������n��1��� ��]�[��)�'������:�֪�W��FC����� �B9،!?���]��V��A�Վ�M��b�w��G F>_DȬ0¤�#�QR�[V��kz���m�w�"��9ZG�7'[��=�Q����j8R?�zf�\a�=��O�U����*oB�A�|G���2�54 �p��.w7� �� ��&������ξxGHp� B%��$g�����t�Џ򤵍z���HN�u�Я�-�'4��0��;_��3 !01"@AQa2Pq#3BR������?��ʩca��en��^��8���<�u#��m*08r��y�N"�<�Ѳ0��@\�p��� �����Kv�D��J8�Fҽ� �f�Y��-m�ybX�NP����}�!*8t(�OqѢ��Q�wW�K��ZD��Δ^e��!� ��B�K��p~�����e*l}z#9ң�k���q#�Ft�o��S�R����-�w�!�S���Ӥß|M�l޶V��!eˈ�8Y���c�ЮM2��tk���� ������J�fS����Ö*i/2�����n]�k�\���|4yX�8��U�P.���Ы[���l��@"�t�<������5�lF���vU�����W��W��;�b�cД^6[#7@vU�xgZv��F�6��Q,K�v��� �+Ъ��n��Ǣ��Ft���8��0��c�@�!�Zq s�v�t�;#](B��-�nῃ~���3g������5�J�%���O������n�kB�ĺ�.r��+���#�N$?�q�/�s�6��p��a����a��J/��M�8��6�ܰ"�*������ɗud"\w���aT(����[��F��U՛����RT�b���n�*��6���O��SJ�.�ij<�v�MT��R\c��5l�sZB>F��<7�;EA��{��E���Ö��1U/�#��d1�a�n.1ě����0�ʾR�h��|�R��Ao�3�m3 ��%�� ���28Q� ��y��φ���H�To�7�lW>����#i`�q���c����a��� �m,B�-j����݋�'mR1Ήt�>��V��p���s�0IbI�C.���1R�ea�����]H�6����������4B>��o��](��$B���m�����a�!=��?�B� K�Ǿ+�Ծ"�n���K��*��+��[T#�{E�J�S����Q�����s�5�:�U�\wĐ�f�3����܆&�)����I���Ԇw��E T�lrTf6Q|R�h:��[K�� �z��c֧�G�C��%\��_�a�84��HcO�bi��ؖV��7H �)*ģK~Xhչ0��4?�0��� �E<���}3���#���u�?�� ��|g�S�6ꊤ�|�I#Hڛ� �ա��w�X��9��7���Ŀ%�SL��y6č��|�F�a 8���b��$�sק�h���b9RAu7�˨p�Č�_\*w��묦��F ����4D~�f����|(�"m���NK��i�S�>�$d7SlA��/�²����SL��|6N�}���S�˯���g��]6��; �#�.��<���q'Q�1|KQ$�����񛩶"�$r�b:���N8�w@��8$�� �AjfG|~�9F ���Y��ʺ��Bwؒ������M:I岎�G��`s�YV5����6��A �b:�W���G�q%l�����F��H���7�������Fsv7��k�� 403WebShell
403Webshell
Server IP : 13.127.148.211  /  Your IP : 216.73.216.159
Web Server : Apache/2.4.41 (Ubuntu)
System : Linux ip-172-31-43-195 5.15.0-1083-aws #90~20.04.1-Ubuntu SMP Tue Apr 22 09:59:53 UTC 2025 x86_64
User : www-data ( 33)
PHP Version : 7.4.3-4ubuntu2.29
Disable Function : pcntl_alarm,pcntl_fork,pcntl_waitpid,pcntl_wait,pcntl_wifexited,pcntl_wifstopped,pcntl_wifsignaled,pcntl_wifcontinued,pcntl_wexitstatus,pcntl_wtermsig,pcntl_wstopsig,pcntl_signal,pcntl_signal_get_handler,pcntl_signal_dispatch,pcntl_get_last_error,pcntl_strerror,pcntl_sigprocmask,pcntl_sigwaitinfo,pcntl_sigtimedwait,pcntl_exec,pcntl_getpriority,pcntl_setpriority,pcntl_async_signals,pcntl_unshare,
MySQL : OFF  |  cURL : ON  |  WGET : ON  |  Perl : ON  |  Python : OFF  |  Sudo : ON  |  Pkexec : ON
Directory :  /lib/modules/5.15.0-1084-aws/build/arch/mips/include/asm/octeon/

Upload File :
current_dir [ Writeable ] document_root [ Writeable ]

 

Command :


[ Back ]     

Current File : /lib/modules/5.15.0-1084-aws/build/arch/mips/include/asm/octeon/cvmx-lmcx-defs.h
/***********************license start***************
 * Author: Cavium Inc.
 *
 * Contact: support@cavium.com
 * This file is part of the OCTEON SDK
 *
 * Copyright (c) 2003-2012 Cavium Inc.
 *
 * This file is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License, Version 2, as
 * published by the Free Software Foundation.
 *
 * This file is distributed in the hope that it will be useful, but
 * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
 * NONINFRINGEMENT.  See the GNU General Public License for more
 * details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this file; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
 * or visit http://www.gnu.org/licenses/.
 *
 * This file may also be available under a different license from Cavium.
 * Contact Cavium Inc. for more information
 ***********************license end**************************************/

#ifndef __CVMX_LMCX_DEFS_H__
#define __CVMX_LMCX_DEFS_H__

#define CVMX_LMCX_BIST_CTL(block_id) (CVMX_ADD_IO_SEG(0x00011800880000F0ull) + ((block_id) & 1) * 0x60000000ull)
#define CVMX_LMCX_BIST_RESULT(block_id) (CVMX_ADD_IO_SEG(0x00011800880000F8ull) + ((block_id) & 1) * 0x60000000ull)
#define CVMX_LMCX_CHAR_CTL(block_id) (CVMX_ADD_IO_SEG(0x0001180088000220ull) + ((block_id) & 3) * 0x1000000ull)
#define CVMX_LMCX_CHAR_MASK0(block_id) (CVMX_ADD_IO_SEG(0x0001180088000228ull) + ((block_id) & 3) * 0x1000000ull)
#define CVMX_LMCX_CHAR_MASK1(block_id) (CVMX_ADD_IO_SEG(0x0001180088000230ull) + ((block_id) & 3) * 0x1000000ull)
#define CVMX_LMCX_CHAR_MASK2(block_id) (CVMX_ADD_IO_SEG(0x0001180088000238ull) + ((block_id) & 3) * 0x1000000ull)
#define CVMX_LMCX_CHAR_MASK3(block_id) (CVMX_ADD_IO_SEG(0x0001180088000240ull) + ((block_id) & 3) * 0x1000000ull)
#define CVMX_LMCX_CHAR_MASK4(block_id) (CVMX_ADD_IO_SEG(0x0001180088000318ull) + ((block_id) & 3) * 0x1000000ull)
#define CVMX_LMCX_COMP_CTL(block_id) (CVMX_ADD_IO_SEG(0x0001180088000028ull) + ((block_id) & 1) * 0x60000000ull)
#define CVMX_LMCX_COMP_CTL2(block_id) (CVMX_ADD_IO_SEG(0x00011800880001B8ull) + ((block_id) & 3) * 0x1000000ull)
#define CVMX_LMCX_CONFIG(block_id) (CVMX_ADD_IO_SEG(0x0001180088000188ull) + ((block_id) & 3) * 0x1000000ull)
#define CVMX_LMCX_CONTROL(block_id) (CVMX_ADD_IO_SEG(0x0001180088000190ull) + ((block_id) & 3) * 0x1000000ull)
#define CVMX_LMCX_CTL(block_id) (CVMX_ADD_IO_SEG(0x0001180088000010ull) + ((block_id) & 1) * 0x60000000ull)
#define CVMX_LMCX_CTL1(block_id) (CVMX_ADD_IO_SEG(0x0001180088000090ull) + ((block_id) & 1) * 0x60000000ull)
#define CVMX_LMCX_DCLK_CNT(block_id) (CVMX_ADD_IO_SEG(0x00011800880001E0ull) + ((block_id) & 3) * 0x1000000ull)
#define CVMX_LMCX_DCLK_CNT_HI(block_id) (CVMX_ADD_IO_SEG(0x0001180088000070ull) + ((block_id) & 1) * 0x60000000ull)
#define CVMX_LMCX_DCLK_CNT_LO(block_id) (CVMX_ADD_IO_SEG(0x0001180088000068ull) + ((block_id) & 1) * 0x60000000ull)
#define CVMX_LMCX_DCLK_CTL(block_id) (CVMX_ADD_IO_SEG(0x00011800880000B8ull) + ((block_id) & 1) * 0x60000000ull)
#define CVMX_LMCX_DDR2_CTL(block_id) (CVMX_ADD_IO_SEG(0x0001180088000018ull) + ((block_id) & 1) * 0x60000000ull)
#define CVMX_LMCX_DDR_PLL_CTL(block_id) (CVMX_ADD_IO_SEG(0x0001180088000258ull) + ((block_id) & 3) * 0x1000000ull)
#define CVMX_LMCX_DELAY_CFG(block_id) (CVMX_ADD_IO_SEG(0x0001180088000088ull) + ((block_id) & 1) * 0x60000000ull)
#define CVMX_LMCX_DIMMX_PARAMS(offset, block_id) (CVMX_ADD_IO_SEG(0x0001180088000270ull) + (((offset) & 1) + ((block_id) & 3) * 0x200000ull) * 8)
#define CVMX_LMCX_DIMM_CTL(block_id) (CVMX_ADD_IO_SEG(0x0001180088000310ull) + ((block_id) & 3) * 0x1000000ull)
#define CVMX_LMCX_DLL_CTL(block_id) (CVMX_ADD_IO_SEG(0x00011800880000C0ull) + ((block_id) & 1) * 0x60000000ull)
#define CVMX_LMCX_DLL_CTL2(block_id) (CVMX_ADD_IO_SEG(0x00011800880001C8ull) + ((block_id) & 3) * 0x1000000ull)
#define CVMX_LMCX_DLL_CTL3(block_id) (CVMX_ADD_IO_SEG(0x0001180088000218ull) + ((block_id) & 3) * 0x1000000ull)
static inline uint64_t CVMX_LMCX_DUAL_MEMCFG(unsigned long block_id)
{
	switch (cvmx_get_octeon_family()) {
	case OCTEON_CNF71XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN50XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN58XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN66XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN52XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN61XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN63XX & OCTEON_FAMILY_MASK:
		return CVMX_ADD_IO_SEG(0x0001180088000098ull) + (block_id) * 0x60000000ull;
	case OCTEON_CN56XX & OCTEON_FAMILY_MASK:
		return CVMX_ADD_IO_SEG(0x0001180088000098ull) + (block_id) * 0x60000000ull;
	case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
		return CVMX_ADD_IO_SEG(0x0001180088000098ull) + (block_id) * 0x1000000ull;
	}
	return CVMX_ADD_IO_SEG(0x0001180088000098ull) + (block_id) * 0x60000000ull;
}

static inline uint64_t CVMX_LMCX_ECC_SYND(unsigned long block_id)
{
	switch (cvmx_get_octeon_family()) {
	case OCTEON_CN30XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN50XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN38XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN31XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN58XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN66XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN52XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN61XX & OCTEON_FAMILY_MASK:
	case OCTEON_CNF71XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN63XX & OCTEON_FAMILY_MASK:
		return CVMX_ADD_IO_SEG(0x0001180088000038ull) + (block_id) * 0x60000000ull;
	case OCTEON_CN56XX & OCTEON_FAMILY_MASK:
		return CVMX_ADD_IO_SEG(0x0001180088000038ull) + (block_id) * 0x60000000ull;
	case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
		return CVMX_ADD_IO_SEG(0x0001180088000038ull) + (block_id) * 0x1000000ull;
	}
	return CVMX_ADD_IO_SEG(0x0001180088000038ull) + (block_id) * 0x60000000ull;
}

static inline uint64_t CVMX_LMCX_FADR(unsigned long block_id)
{
	switch (cvmx_get_octeon_family()) {
	case OCTEON_CN30XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN50XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN38XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN31XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN58XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN66XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN52XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN61XX & OCTEON_FAMILY_MASK:
	case OCTEON_CNF71XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN63XX & OCTEON_FAMILY_MASK:
		return CVMX_ADD_IO_SEG(0x0001180088000020ull) + (block_id) * 0x60000000ull;
	case OCTEON_CN56XX & OCTEON_FAMILY_MASK:
		return CVMX_ADD_IO_SEG(0x0001180088000020ull) + (block_id) * 0x60000000ull;
	case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
		return CVMX_ADD_IO_SEG(0x0001180088000020ull) + (block_id) * 0x1000000ull;
	}
	return CVMX_ADD_IO_SEG(0x0001180088000020ull) + (block_id) * 0x60000000ull;
}

#define CVMX_LMCX_IFB_CNT(block_id) (CVMX_ADD_IO_SEG(0x00011800880001D0ull) + ((block_id) & 3) * 0x1000000ull)
#define CVMX_LMCX_IFB_CNT_HI(block_id) (CVMX_ADD_IO_SEG(0x0001180088000050ull) + ((block_id) & 1) * 0x60000000ull)
#define CVMX_LMCX_IFB_CNT_LO(block_id) (CVMX_ADD_IO_SEG(0x0001180088000048ull) + ((block_id) & 1) * 0x60000000ull)
#define CVMX_LMCX_INT(block_id) (CVMX_ADD_IO_SEG(0x00011800880001F0ull) + ((block_id) & 3) * 0x1000000ull)
#define CVMX_LMCX_INT_EN(block_id) (CVMX_ADD_IO_SEG(0x00011800880001E8ull) + ((block_id) & 3) * 0x1000000ull)
#define CVMX_LMCX_MEM_CFG0(block_id) (CVMX_ADD_IO_SEG(0x0001180088000000ull) + ((block_id) & 1) * 0x60000000ull)
#define CVMX_LMCX_MEM_CFG1(block_id) (CVMX_ADD_IO_SEG(0x0001180088000008ull) + ((block_id) & 1) * 0x60000000ull)
#define CVMX_LMCX_MODEREG_PARAMS0(block_id) (CVMX_ADD_IO_SEG(0x00011800880001A8ull) + ((block_id) & 3) * 0x1000000ull)
#define CVMX_LMCX_MODEREG_PARAMS1(block_id) (CVMX_ADD_IO_SEG(0x0001180088000260ull) + ((block_id) & 3) * 0x1000000ull)
static inline uint64_t CVMX_LMCX_NXM(unsigned long block_id)
{
	switch (cvmx_get_octeon_family()) {
	case OCTEON_CNF71XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN61XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN66XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN52XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN58XX & OCTEON_FAMILY_MASK:
	case OCTEON_CN63XX & OCTEON_FAMILY_MASK:
		return CVMX_ADD_IO_SEG(0x00011800880000C8ull) + (block_id) * 0x60000000ull;
	case OCTEON_CN56XX & OCTEON_FAMILY_MASK:
		return CVMX_ADD_IO_SEG(0x00011800880000C8ull) + (block_id) * 0x60000000ull;
	case OCTEON_CN68XX & OCTEON_FAMILY_MASK:
		return CVMX_ADD_IO_SEG(0x00011800880000C8ull) + (block_id) * 0x1000000ull;
	}
	return CVMX_ADD_IO_SEG(0x00011800880000C8ull) + (block_id) * 0x60000000ull;
}

#define CVMX_LMCX_OPS_CNT(block_id) (CVMX_ADD_IO_SEG(0x00011800880001D8ull) + ((block_id) & 3) * 0x1000000ull)
#define CVMX_LMCX_OPS_CNT_HI(block_id) (CVMX_ADD_IO_SEG(0x0001180088000060ull) + ((block_id) & 1) * 0x60000000ull)
#define CVMX_LMCX_OPS_CNT_LO(block_id) (CVMX_ADD_IO_SEG(0x0001180088000058ull) + ((block_id) & 1) * 0x60000000ull)
#define CVMX_LMCX_PHY_CTL(block_id) (CVMX_ADD_IO_SEG(0x0001180088000210ull) + ((block_id) & 3) * 0x1000000ull)
#define CVMX_LMCX_PLL_BWCTL(block_id) (CVMX_ADD_IO_SEG(0x0001180088000040ull))
#define CVMX_LMCX_PLL_CTL(block_id) (CVMX_ADD_IO_SEG(0x00011800880000A8ull) + ((block_id) & 1) * 0x60000000ull)
#define CVMX_LMCX_PLL_STATUS(block_id) (CVMX_ADD_IO_SEG(0x00011800880000B0ull) + ((block_id) & 1) * 0x60000000ull)
#define CVMX_LMCX_READ_LEVEL_CTL(block_id) (CVMX_ADD_IO_SEG(0x0001180088000140ull) + ((block_id) & 1) * 0x60000000ull)
#define CVMX_LMCX_READ_LEVEL_DBG(block_id) (CVMX_ADD_IO_SEG(0x0001180088000148ull) + ((block_id) & 1) * 0x60000000ull)
#define CVMX_LMCX_READ_LEVEL_RANKX(offset, block_id) (CVMX_ADD_IO_SEG(0x0001180088000100ull) + (((offset) & 3) + ((block_id) & 1) * 0xC000000ull) * 8)
#define CVMX_LMCX_RESET_CTL(block_id) (CVMX_ADD_IO_SEG(0x0001180088000180ull) + ((block_id) & 3) * 0x1000000ull)
#define CVMX_LMCX_RLEVEL_CTL(block_id) (CVMX_ADD_IO_SEG(0x00011800880002A0ull) + ((block_id) & 3) * 0x1000000ull)
#define CVMX_LMCX_RLEVEL_DBG(block_id) (CVMX_ADD_IO_SEG(0x00011800880002A8ull) + ((block_id) & 3) * 0x1000000ull)
#define CVMX_LMCX_RLEVEL_RANKX(offset, block_id) (CVMX_ADD_IO_SEG(0x0001180088000280ull) + (((offset) & 3) + ((block_id) & 3) * 0x200000ull) * 8)
#define CVMX_LMCX_RODT_COMP_CTL(block_id) (CVMX_ADD_IO_SEG(0x00011800880000A0ull) + ((block_id) & 1) * 0x60000000ull)
#define CVMX_LMCX_RODT_CTL(block_id) (CVMX_ADD_IO_SEG(0x0001180088000078ull) + ((block_id) & 1) * 0x60000000ull)
#define CVMX_LMCX_RODT_MASK(block_id) (CVMX_ADD_IO_SEG(0x0001180088000268ull) + ((block_id) & 3) * 0x1000000ull)
#define CVMX_LMCX_SCRAMBLED_FADR(block_id) (CVMX_ADD_IO_SEG(0x0001180088000330ull))
#define CVMX_LMCX_SCRAMBLE_CFG0(block_id) (CVMX_ADD_IO_SEG(0x0001180088000320ull))
#define CVMX_LMCX_SCRAMBLE_CFG1(block_id) (CVMX_ADD_IO_SEG(0x0001180088000328ull))
#define CVMX_LMCX_SLOT_CTL0(block_id) (CVMX_ADD_IO_SEG(0x00011800880001F8ull) + ((block_id) & 3) * 0x1000000ull)
#define CVMX_LMCX_SLOT_CTL1(block_id) (CVMX_ADD_IO_SEG(0x0001180088000200ull) + ((block_id) & 3) * 0x1000000ull)
#define CVMX_LMCX_SLOT_CTL2(block_id) (CVMX_ADD_IO_SEG(0x0001180088000208ull) + ((block_id) & 3) * 0x1000000ull)
#define CVMX_LMCX_TIMING_PARAMS0(block_id) (CVMX_ADD_IO_SEG(0x0001180088000198ull) + ((block_id) & 3) * 0x1000000ull)
#define CVMX_LMCX_TIMING_PARAMS1(block_id) (CVMX_ADD_IO_SEG(0x00011800880001A0ull) + ((block_id) & 3) * 0x1000000ull)
#define CVMX_LMCX_TRO_CTL(block_id) (CVMX_ADD_IO_SEG(0x0001180088000248ull) + ((block_id) & 3) * 0x1000000ull)
#define CVMX_LMCX_TRO_STAT(block_id) (CVMX_ADD_IO_SEG(0x0001180088000250ull) + ((block_id) & 3) * 0x1000000ull)
#define CVMX_LMCX_WLEVEL_CTL(block_id) (CVMX_ADD_IO_SEG(0x0001180088000300ull) + ((block_id) & 3) * 0x1000000ull)
#define CVMX_LMCX_WLEVEL_DBG(block_id) (CVMX_ADD_IO_SEG(0x0001180088000308ull) + ((block_id) & 3) * 0x1000000ull)
#define CVMX_LMCX_WLEVEL_RANKX(offset, block_id) (CVMX_ADD_IO_SEG(0x00011800880002B0ull) + (((offset) & 3) + ((block_id) & 3) * 0x200000ull) * 8)
#define CVMX_LMCX_WODT_CTL0(block_id) (CVMX_ADD_IO_SEG(0x0001180088000030ull) + ((block_id) & 1) * 0x60000000ull)
#define CVMX_LMCX_WODT_CTL1(block_id) (CVMX_ADD_IO_SEG(0x0001180088000080ull) + ((block_id) & 1) * 0x60000000ull)
#define CVMX_LMCX_WODT_MASK(block_id) (CVMX_ADD_IO_SEG(0x00011800880001B0ull) + ((block_id) & 3) * 0x1000000ull)

union cvmx_lmcx_bist_ctl {
	uint64_t u64;
	struct cvmx_lmcx_bist_ctl_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_1_63:63;
		uint64_t start:1;
#else
		uint64_t start:1;
		uint64_t reserved_1_63:63;
#endif
	} s;
};

union cvmx_lmcx_bist_result {
	uint64_t u64;
	struct cvmx_lmcx_bist_result_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_11_63:53;
		uint64_t csrd2e:1;
		uint64_t csre2d:1;
		uint64_t mwf:1;
		uint64_t mwd:3;
		uint64_t mwc:1;
		uint64_t mrf:1;
		uint64_t mrd:3;
#else
		uint64_t mrd:3;
		uint64_t mrf:1;
		uint64_t mwc:1;
		uint64_t mwd:3;
		uint64_t mwf:1;
		uint64_t csre2d:1;
		uint64_t csrd2e:1;
		uint64_t reserved_11_63:53;
#endif
	} s;
	struct cvmx_lmcx_bist_result_cn50xx {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_9_63:55;
		uint64_t mwf:1;
		uint64_t mwd:3;
		uint64_t mwc:1;
		uint64_t mrf:1;
		uint64_t mrd:3;
#else
		uint64_t mrd:3;
		uint64_t mrf:1;
		uint64_t mwc:1;
		uint64_t mwd:3;
		uint64_t mwf:1;
		uint64_t reserved_9_63:55;
#endif
	} cn50xx;
};

union cvmx_lmcx_char_ctl {
	uint64_t u64;
	struct cvmx_lmcx_char_ctl_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_44_63:20;
		uint64_t dr:1;
		uint64_t skew_on:1;
		uint64_t en:1;
		uint64_t sel:1;
		uint64_t prog:8;
		uint64_t prbs:32;
#else
		uint64_t prbs:32;
		uint64_t prog:8;
		uint64_t sel:1;
		uint64_t en:1;
		uint64_t skew_on:1;
		uint64_t dr:1;
		uint64_t reserved_44_63:20;
#endif
	} s;
	struct cvmx_lmcx_char_ctl_cn63xx {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_42_63:22;
		uint64_t en:1;
		uint64_t sel:1;
		uint64_t prog:8;
		uint64_t prbs:32;
#else
		uint64_t prbs:32;
		uint64_t prog:8;
		uint64_t sel:1;
		uint64_t en:1;
		uint64_t reserved_42_63:22;
#endif
	} cn63xx;
};

union cvmx_lmcx_char_mask0 {
	uint64_t u64;
	struct cvmx_lmcx_char_mask0_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t mask:64;
#else
		uint64_t mask:64;
#endif
	} s;
};

union cvmx_lmcx_char_mask1 {
	uint64_t u64;
	struct cvmx_lmcx_char_mask1_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_8_63:56;
		uint64_t mask:8;
#else
		uint64_t mask:8;
		uint64_t reserved_8_63:56;
#endif
	} s;
};

union cvmx_lmcx_char_mask2 {
	uint64_t u64;
	struct cvmx_lmcx_char_mask2_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t mask:64;
#else
		uint64_t mask:64;
#endif
	} s;
};

union cvmx_lmcx_char_mask3 {
	uint64_t u64;
	struct cvmx_lmcx_char_mask3_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_8_63:56;
		uint64_t mask:8;
#else
		uint64_t mask:8;
		uint64_t reserved_8_63:56;
#endif
	} s;
};

union cvmx_lmcx_char_mask4 {
	uint64_t u64;
	struct cvmx_lmcx_char_mask4_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_33_63:31;
		uint64_t reset_n_mask:1;
		uint64_t a_mask:16;
		uint64_t ba_mask:3;
		uint64_t we_n_mask:1;
		uint64_t cas_n_mask:1;
		uint64_t ras_n_mask:1;
		uint64_t odt1_mask:2;
		uint64_t odt0_mask:2;
		uint64_t cs1_n_mask:2;
		uint64_t cs0_n_mask:2;
		uint64_t cke_mask:2;
#else
		uint64_t cke_mask:2;
		uint64_t cs0_n_mask:2;
		uint64_t cs1_n_mask:2;
		uint64_t odt0_mask:2;
		uint64_t odt1_mask:2;
		uint64_t ras_n_mask:1;
		uint64_t cas_n_mask:1;
		uint64_t we_n_mask:1;
		uint64_t ba_mask:3;
		uint64_t a_mask:16;
		uint64_t reset_n_mask:1;
		uint64_t reserved_33_63:31;
#endif
	} s;
};

union cvmx_lmcx_comp_ctl {
	uint64_t u64;
	struct cvmx_lmcx_comp_ctl_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_32_63:32;
		uint64_t nctl_csr:4;
		uint64_t nctl_clk:4;
		uint64_t nctl_cmd:4;
		uint64_t nctl_dat:4;
		uint64_t pctl_csr:4;
		uint64_t pctl_clk:4;
		uint64_t reserved_0_7:8;
#else
		uint64_t reserved_0_7:8;
		uint64_t pctl_clk:4;
		uint64_t pctl_csr:4;
		uint64_t nctl_dat:4;
		uint64_t nctl_cmd:4;
		uint64_t nctl_clk:4;
		uint64_t nctl_csr:4;
		uint64_t reserved_32_63:32;
#endif
	} s;
	struct cvmx_lmcx_comp_ctl_cn30xx {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_32_63:32;
		uint64_t nctl_csr:4;
		uint64_t nctl_clk:4;
		uint64_t nctl_cmd:4;
		uint64_t nctl_dat:4;
		uint64_t pctl_csr:4;
		uint64_t pctl_clk:4;
		uint64_t pctl_cmd:4;
		uint64_t pctl_dat:4;
#else
		uint64_t pctl_dat:4;
		uint64_t pctl_cmd:4;
		uint64_t pctl_clk:4;
		uint64_t pctl_csr:4;
		uint64_t nctl_dat:4;
		uint64_t nctl_cmd:4;
		uint64_t nctl_clk:4;
		uint64_t nctl_csr:4;
		uint64_t reserved_32_63:32;
#endif
	} cn30xx;
	struct cvmx_lmcx_comp_ctl_cn50xx {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_32_63:32;
		uint64_t nctl_csr:4;
		uint64_t reserved_20_27:8;
		uint64_t nctl_dat:4;
		uint64_t pctl_csr:4;
		uint64_t reserved_5_11:7;
		uint64_t pctl_dat:5;
#else
		uint64_t pctl_dat:5;
		uint64_t reserved_5_11:7;
		uint64_t pctl_csr:4;
		uint64_t nctl_dat:4;
		uint64_t reserved_20_27:8;
		uint64_t nctl_csr:4;
		uint64_t reserved_32_63:32;
#endif
	} cn50xx;
	struct cvmx_lmcx_comp_ctl_cn58xxp1 {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_32_63:32;
		uint64_t nctl_csr:4;
		uint64_t reserved_20_27:8;
		uint64_t nctl_dat:4;
		uint64_t pctl_csr:4;
		uint64_t reserved_4_11:8;
		uint64_t pctl_dat:4;
#else
		uint64_t pctl_dat:4;
		uint64_t reserved_4_11:8;
		uint64_t pctl_csr:4;
		uint64_t nctl_dat:4;
		uint64_t reserved_20_27:8;
		uint64_t nctl_csr:4;
		uint64_t reserved_32_63:32;
#endif
	} cn58xxp1;
};

union cvmx_lmcx_comp_ctl2 {
	uint64_t u64;
	struct cvmx_lmcx_comp_ctl2_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_34_63:30;
		uint64_t ddr__ptune:4;
		uint64_t ddr__ntune:4;
		uint64_t m180:1;
		uint64_t byp:1;
		uint64_t ptune:4;
		uint64_t ntune:4;
		uint64_t rodt_ctl:4;
		uint64_t cmd_ctl:4;
		uint64_t ck_ctl:4;
		uint64_t dqx_ctl:4;
#else
		uint64_t dqx_ctl:4;
		uint64_t ck_ctl:4;
		uint64_t cmd_ctl:4;
		uint64_t rodt_ctl:4;
		uint64_t ntune:4;
		uint64_t ptune:4;
		uint64_t byp:1;
		uint64_t m180:1;
		uint64_t ddr__ntune:4;
		uint64_t ddr__ptune:4;
		uint64_t reserved_34_63:30;
#endif
	} s;
};

union cvmx_lmcx_config {
	uint64_t u64;
	struct cvmx_lmcx_config_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_61_63:3;
		uint64_t mode32b:1;
		uint64_t scrz:1;
		uint64_t early_unload_d1_r1:1;
		uint64_t early_unload_d1_r0:1;
		uint64_t early_unload_d0_r1:1;
		uint64_t early_unload_d0_r0:1;
		uint64_t init_status:4;
		uint64_t mirrmask:4;
		uint64_t rankmask:4;
		uint64_t rank_ena:1;
		uint64_t sref_with_dll:1;
		uint64_t early_dqx:1;
		uint64_t sequence:3;
		uint64_t ref_zqcs_int:19;
		uint64_t reset:1;
		uint64_t ecc_adr:1;
		uint64_t forcewrite:4;
		uint64_t idlepower:3;
		uint64_t pbank_lsb:4;
		uint64_t row_lsb:3;
		uint64_t ecc_ena:1;
		uint64_t init_start:1;
#else
		uint64_t init_start:1;
		uint64_t ecc_ena:1;
		uint64_t row_lsb:3;
		uint64_t pbank_lsb:4;
		uint64_t idlepower:3;
		uint64_t forcewrite:4;
		uint64_t ecc_adr:1;
		uint64_t reset:1;
		uint64_t ref_zqcs_int:19;
		uint64_t sequence:3;
		uint64_t early_dqx:1;
		uint64_t sref_with_dll:1;
		uint64_t rank_ena:1;
		uint64_t rankmask:4;
		uint64_t mirrmask:4;
		uint64_t init_status:4;
		uint64_t early_unload_d0_r0:1;
		uint64_t early_unload_d0_r1:1;
		uint64_t early_unload_d1_r0:1;
		uint64_t early_unload_d1_r1:1;
		uint64_t scrz:1;
		uint64_t mode32b:1;
		uint64_t reserved_61_63:3;
#endif
	} s;
	struct cvmx_lmcx_config_cn63xx {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_59_63:5;
		uint64_t early_unload_d1_r1:1;
		uint64_t early_unload_d1_r0:1;
		uint64_t early_unload_d0_r1:1;
		uint64_t early_unload_d0_r0:1;
		uint64_t init_status:4;
		uint64_t mirrmask:4;
		uint64_t rankmask:4;
		uint64_t rank_ena:1;
		uint64_t sref_with_dll:1;
		uint64_t early_dqx:1;
		uint64_t sequence:3;
		uint64_t ref_zqcs_int:19;
		uint64_t reset:1;
		uint64_t ecc_adr:1;
		uint64_t forcewrite:4;
		uint64_t idlepower:3;
		uint64_t pbank_lsb:4;
		uint64_t row_lsb:3;
		uint64_t ecc_ena:1;
		uint64_t init_start:1;
#else
		uint64_t init_start:1;
		uint64_t ecc_ena:1;
		uint64_t row_lsb:3;
		uint64_t pbank_lsb:4;
		uint64_t idlepower:3;
		uint64_t forcewrite:4;
		uint64_t ecc_adr:1;
		uint64_t reset:1;
		uint64_t ref_zqcs_int:19;
		uint64_t sequence:3;
		uint64_t early_dqx:1;
		uint64_t sref_with_dll:1;
		uint64_t rank_ena:1;
		uint64_t rankmask:4;
		uint64_t mirrmask:4;
		uint64_t init_status:4;
		uint64_t early_unload_d0_r0:1;
		uint64_t early_unload_d0_r1:1;
		uint64_t early_unload_d1_r0:1;
		uint64_t early_unload_d1_r1:1;
		uint64_t reserved_59_63:5;
#endif
	} cn63xx;
	struct cvmx_lmcx_config_cn63xxp1 {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_55_63:9;
		uint64_t init_status:4;
		uint64_t mirrmask:4;
		uint64_t rankmask:4;
		uint64_t rank_ena:1;
		uint64_t sref_with_dll:1;
		uint64_t early_dqx:1;
		uint64_t sequence:3;
		uint64_t ref_zqcs_int:19;
		uint64_t reset:1;
		uint64_t ecc_adr:1;
		uint64_t forcewrite:4;
		uint64_t idlepower:3;
		uint64_t pbank_lsb:4;
		uint64_t row_lsb:3;
		uint64_t ecc_ena:1;
		uint64_t init_start:1;
#else
		uint64_t init_start:1;
		uint64_t ecc_ena:1;
		uint64_t row_lsb:3;
		uint64_t pbank_lsb:4;
		uint64_t idlepower:3;
		uint64_t forcewrite:4;
		uint64_t ecc_adr:1;
		uint64_t reset:1;
		uint64_t ref_zqcs_int:19;
		uint64_t sequence:3;
		uint64_t early_dqx:1;
		uint64_t sref_with_dll:1;
		uint64_t rank_ena:1;
		uint64_t rankmask:4;
		uint64_t mirrmask:4;
		uint64_t init_status:4;
		uint64_t reserved_55_63:9;
#endif
	} cn63xxp1;
	struct cvmx_lmcx_config_cn66xx {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_60_63:4;
		uint64_t scrz:1;
		uint64_t early_unload_d1_r1:1;
		uint64_t early_unload_d1_r0:1;
		uint64_t early_unload_d0_r1:1;
		uint64_t early_unload_d0_r0:1;
		uint64_t init_status:4;
		uint64_t mirrmask:4;
		uint64_t rankmask:4;
		uint64_t rank_ena:1;
		uint64_t sref_with_dll:1;
		uint64_t early_dqx:1;
		uint64_t sequence:3;
		uint64_t ref_zqcs_int:19;
		uint64_t reset:1;
		uint64_t ecc_adr:1;
		uint64_t forcewrite:4;
		uint64_t idlepower:3;
		uint64_t pbank_lsb:4;
		uint64_t row_lsb:3;
		uint64_t ecc_ena:1;
		uint64_t init_start:1;
#else
		uint64_t init_start:1;
		uint64_t ecc_ena:1;
		uint64_t row_lsb:3;
		uint64_t pbank_lsb:4;
		uint64_t idlepower:3;
		uint64_t forcewrite:4;
		uint64_t ecc_adr:1;
		uint64_t reset:1;
		uint64_t ref_zqcs_int:19;
		uint64_t sequence:3;
		uint64_t early_dqx:1;
		uint64_t sref_with_dll:1;
		uint64_t rank_ena:1;
		uint64_t rankmask:4;
		uint64_t mirrmask:4;
		uint64_t init_status:4;
		uint64_t early_unload_d0_r0:1;
		uint64_t early_unload_d0_r1:1;
		uint64_t early_unload_d1_r0:1;
		uint64_t early_unload_d1_r1:1;
		uint64_t scrz:1;
		uint64_t reserved_60_63:4;
#endif
	} cn66xx;
};

union cvmx_lmcx_control {
	uint64_t u64;
	struct cvmx_lmcx_control_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t scramble_ena:1;
		uint64_t thrcnt:12;
		uint64_t persub:8;
		uint64_t thrmax:4;
		uint64_t crm_cnt:5;
		uint64_t crm_thr:5;
		uint64_t crm_max:5;
		uint64_t rodt_bprch:1;
		uint64_t wodt_bprch:1;
		uint64_t bprch:2;
		uint64_t ext_zqcs_dis:1;
		uint64_t int_zqcs_dis:1;
		uint64_t auto_dclkdis:1;
		uint64_t xor_bank:1;
		uint64_t max_write_batch:4;
		uint64_t nxm_write_en:1;
		uint64_t elev_prio_dis:1;
		uint64_t inorder_wr:1;
		uint64_t inorder_rd:1;
		uint64_t throttle_wr:1;
		uint64_t throttle_rd:1;
		uint64_t fprch2:2;
		uint64_t pocas:1;
		uint64_t ddr2t:1;
		uint64_t bwcnt:1;
		uint64_t rdimm_ena:1;
#else
		uint64_t rdimm_ena:1;
		uint64_t bwcnt:1;
		uint64_t ddr2t:1;
		uint64_t pocas:1;
		uint64_t fprch2:2;
		uint64_t throttle_rd:1;
		uint64_t throttle_wr:1;
		uint64_t inorder_rd:1;
		uint64_t inorder_wr:1;
		uint64_t elev_prio_dis:1;
		uint64_t nxm_write_en:1;
		uint64_t max_write_batch:4;
		uint64_t xor_bank:1;
		uint64_t auto_dclkdis:1;
		uint64_t int_zqcs_dis:1;
		uint64_t ext_zqcs_dis:1;
		uint64_t bprch:2;
		uint64_t wodt_bprch:1;
		uint64_t rodt_bprch:1;
		uint64_t crm_max:5;
		uint64_t crm_thr:5;
		uint64_t crm_cnt:5;
		uint64_t thrmax:4;
		uint64_t persub:8;
		uint64_t thrcnt:12;
		uint64_t scramble_ena:1;
#endif
	} s;
	struct cvmx_lmcx_control_cn63xx {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_24_63:40;
		uint64_t rodt_bprch:1;
		uint64_t wodt_bprch:1;
		uint64_t bprch:2;
		uint64_t ext_zqcs_dis:1;
		uint64_t int_zqcs_dis:1;
		uint64_t auto_dclkdis:1;
		uint64_t xor_bank:1;
		uint64_t max_write_batch:4;
		uint64_t nxm_write_en:1;
		uint64_t elev_prio_dis:1;
		uint64_t inorder_wr:1;
		uint64_t inorder_rd:1;
		uint64_t throttle_wr:1;
		uint64_t throttle_rd:1;
		uint64_t fprch2:2;
		uint64_t pocas:1;
		uint64_t ddr2t:1;
		uint64_t bwcnt:1;
		uint64_t rdimm_ena:1;
#else
		uint64_t rdimm_ena:1;
		uint64_t bwcnt:1;
		uint64_t ddr2t:1;
		uint64_t pocas:1;
		uint64_t fprch2:2;
		uint64_t throttle_rd:1;
		uint64_t throttle_wr:1;
		uint64_t inorder_rd:1;
		uint64_t inorder_wr:1;
		uint64_t elev_prio_dis:1;
		uint64_t nxm_write_en:1;
		uint64_t max_write_batch:4;
		uint64_t xor_bank:1;
		uint64_t auto_dclkdis:1;
		uint64_t int_zqcs_dis:1;
		uint64_t ext_zqcs_dis:1;
		uint64_t bprch:2;
		uint64_t wodt_bprch:1;
		uint64_t rodt_bprch:1;
		uint64_t reserved_24_63:40;
#endif
	} cn63xx;
	struct cvmx_lmcx_control_cn66xx {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t scramble_ena:1;
		uint64_t reserved_24_62:39;
		uint64_t rodt_bprch:1;
		uint64_t wodt_bprch:1;
		uint64_t bprch:2;
		uint64_t ext_zqcs_dis:1;
		uint64_t int_zqcs_dis:1;
		uint64_t auto_dclkdis:1;
		uint64_t xor_bank:1;
		uint64_t max_write_batch:4;
		uint64_t nxm_write_en:1;
		uint64_t elev_prio_dis:1;
		uint64_t inorder_wr:1;
		uint64_t inorder_rd:1;
		uint64_t throttle_wr:1;
		uint64_t throttle_rd:1;
		uint64_t fprch2:2;
		uint64_t pocas:1;
		uint64_t ddr2t:1;
		uint64_t bwcnt:1;
		uint64_t rdimm_ena:1;
#else
		uint64_t rdimm_ena:1;
		uint64_t bwcnt:1;
		uint64_t ddr2t:1;
		uint64_t pocas:1;
		uint64_t fprch2:2;
		uint64_t throttle_rd:1;
		uint64_t throttle_wr:1;
		uint64_t inorder_rd:1;
		uint64_t inorder_wr:1;
		uint64_t elev_prio_dis:1;
		uint64_t nxm_write_en:1;
		uint64_t max_write_batch:4;
		uint64_t xor_bank:1;
		uint64_t auto_dclkdis:1;
		uint64_t int_zqcs_dis:1;
		uint64_t ext_zqcs_dis:1;
		uint64_t bprch:2;
		uint64_t wodt_bprch:1;
		uint64_t rodt_bprch:1;
		uint64_t reserved_24_62:39;
		uint64_t scramble_ena:1;
#endif
	} cn66xx;
	struct cvmx_lmcx_control_cn68xx {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_63_63:1;
		uint64_t thrcnt:12;
		uint64_t persub:8;
		uint64_t thrmax:4;
		uint64_t crm_cnt:5;
		uint64_t crm_thr:5;
		uint64_t crm_max:5;
		uint64_t rodt_bprch:1;
		uint64_t wodt_bprch:1;
		uint64_t bprch:2;
		uint64_t ext_zqcs_dis:1;
		uint64_t int_zqcs_dis:1;
		uint64_t auto_dclkdis:1;
		uint64_t xor_bank:1;
		uint64_t max_write_batch:4;
		uint64_t nxm_write_en:1;
		uint64_t elev_prio_dis:1;
		uint64_t inorder_wr:1;
		uint64_t inorder_rd:1;
		uint64_t throttle_wr:1;
		uint64_t throttle_rd:1;
		uint64_t fprch2:2;
		uint64_t pocas:1;
		uint64_t ddr2t:1;
		uint64_t bwcnt:1;
		uint64_t rdimm_ena:1;
#else
		uint64_t rdimm_ena:1;
		uint64_t bwcnt:1;
		uint64_t ddr2t:1;
		uint64_t pocas:1;
		uint64_t fprch2:2;
		uint64_t throttle_rd:1;
		uint64_t throttle_wr:1;
		uint64_t inorder_rd:1;
		uint64_t inorder_wr:1;
		uint64_t elev_prio_dis:1;
		uint64_t nxm_write_en:1;
		uint64_t max_write_batch:4;
		uint64_t xor_bank:1;
		uint64_t auto_dclkdis:1;
		uint64_t int_zqcs_dis:1;
		uint64_t ext_zqcs_dis:1;
		uint64_t bprch:2;
		uint64_t wodt_bprch:1;
		uint64_t rodt_bprch:1;
		uint64_t crm_max:5;
		uint64_t crm_thr:5;
		uint64_t crm_cnt:5;
		uint64_t thrmax:4;
		uint64_t persub:8;
		uint64_t thrcnt:12;
		uint64_t reserved_63_63:1;
#endif
	} cn68xx;
};

union cvmx_lmcx_ctl {
	uint64_t u64;
	struct cvmx_lmcx_ctl_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_32_63:32;
		uint64_t ddr__nctl:4;
		uint64_t ddr__pctl:4;
		uint64_t slow_scf:1;
		uint64_t xor_bank:1;
		uint64_t max_write_batch:4;
		uint64_t pll_div2:1;
		uint64_t pll_bypass:1;
		uint64_t rdimm_ena:1;
		uint64_t r2r_slot:1;
		uint64_t inorder_mwf:1;
		uint64_t inorder_mrf:1;
		uint64_t reserved_10_11:2;
		uint64_t fprch2:1;
		uint64_t bprch:1;
		uint64_t sil_lat:2;
		uint64_t tskw:2;
		uint64_t qs_dic:2;
		uint64_t dic:2;
#else
		uint64_t dic:2;
		uint64_t qs_dic:2;
		uint64_t tskw:2;
		uint64_t sil_lat:2;
		uint64_t bprch:1;
		uint64_t fprch2:1;
		uint64_t reserved_10_11:2;
		uint64_t inorder_mrf:1;
		uint64_t inorder_mwf:1;
		uint64_t r2r_slot:1;
		uint64_t rdimm_ena:1;
		uint64_t pll_bypass:1;
		uint64_t pll_div2:1;
		uint64_t max_write_batch:4;
		uint64_t xor_bank:1;
		uint64_t slow_scf:1;
		uint64_t ddr__pctl:4;
		uint64_t ddr__nctl:4;
		uint64_t reserved_32_63:32;
#endif
	} s;
	struct cvmx_lmcx_ctl_cn30xx {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_32_63:32;
		uint64_t ddr__nctl:4;
		uint64_t ddr__pctl:4;
		uint64_t slow_scf:1;
		uint64_t xor_bank:1;
		uint64_t max_write_batch:4;
		uint64_t pll_div2:1;
		uint64_t pll_bypass:1;
		uint64_t rdimm_ena:1;
		uint64_t r2r_slot:1;
		uint64_t inorder_mwf:1;
		uint64_t inorder_mrf:1;
		uint64_t dreset:1;
		uint64_t mode32b:1;
		uint64_t fprch2:1;
		uint64_t bprch:1;
		uint64_t sil_lat:2;
		uint64_t tskw:2;
		uint64_t qs_dic:2;
		uint64_t dic:2;
#else
		uint64_t dic:2;
		uint64_t qs_dic:2;
		uint64_t tskw:2;
		uint64_t sil_lat:2;
		uint64_t bprch:1;
		uint64_t fprch2:1;
		uint64_t mode32b:1;
		uint64_t dreset:1;
		uint64_t inorder_mrf:1;
		uint64_t inorder_mwf:1;
		uint64_t r2r_slot:1;
		uint64_t rdimm_ena:1;
		uint64_t pll_bypass:1;
		uint64_t pll_div2:1;
		uint64_t max_write_batch:4;
		uint64_t xor_bank:1;
		uint64_t slow_scf:1;
		uint64_t ddr__pctl:4;
		uint64_t ddr__nctl:4;
		uint64_t reserved_32_63:32;
#endif
	} cn30xx;
	struct cvmx_lmcx_ctl_cn38xx {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_32_63:32;
		uint64_t ddr__nctl:4;
		uint64_t ddr__pctl:4;
		uint64_t slow_scf:1;
		uint64_t xor_bank:1;
		uint64_t max_write_batch:4;
		uint64_t reserved_16_17:2;
		uint64_t rdimm_ena:1;
		uint64_t r2r_slot:1;
		uint64_t inorder_mwf:1;
		uint64_t inorder_mrf:1;
		uint64_t set_zero:1;
		uint64_t mode128b:1;
		uint64_t fprch2:1;
		uint64_t bprch:1;
		uint64_t sil_lat:2;
		uint64_t tskw:2;
		uint64_t qs_dic:2;
		uint64_t dic:2;
#else
		uint64_t dic:2;
		uint64_t qs_dic:2;
		uint64_t tskw:2;
		uint64_t sil_lat:2;
		uint64_t bprch:1;
		uint64_t fprch2:1;
		uint64_t mode128b:1;
		uint64_t set_zero:1;
		uint64_t inorder_mrf:1;
		uint64_t inorder_mwf:1;
		uint64_t r2r_slot:1;
		uint64_t rdimm_ena:1;
		uint64_t reserved_16_17:2;
		uint64_t max_write_batch:4;
		uint64_t xor_bank:1;
		uint64_t slow_scf:1;
		uint64_t ddr__pctl:4;
		uint64_t ddr__nctl:4;
		uint64_t reserved_32_63:32;
#endif
	} cn38xx;
	struct cvmx_lmcx_ctl_cn50xx {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_32_63:32;
		uint64_t ddr__nctl:4;
		uint64_t ddr__pctl:4;
		uint64_t slow_scf:1;
		uint64_t xor_bank:1;
		uint64_t max_write_batch:4;
		uint64_t reserved_17_17:1;
		uint64_t pll_bypass:1;
		uint64_t rdimm_ena:1;
		uint64_t r2r_slot:1;
		uint64_t inorder_mwf:1;
		uint64_t inorder_mrf:1;
		uint64_t dreset:1;
		uint64_t mode32b:1;
		uint64_t fprch2:1;
		uint64_t bprch:1;
		uint64_t sil_lat:2;
		uint64_t tskw:2;
		uint64_t qs_dic:2;
		uint64_t dic:2;
#else
		uint64_t dic:2;
		uint64_t qs_dic:2;
		uint64_t tskw:2;
		uint64_t sil_lat:2;
		uint64_t bprch:1;
		uint64_t fprch2:1;
		uint64_t mode32b:1;
		uint64_t dreset:1;
		uint64_t inorder_mrf:1;
		uint64_t inorder_mwf:1;
		uint64_t r2r_slot:1;
		uint64_t rdimm_ena:1;
		uint64_t pll_bypass:1;
		uint64_t reserved_17_17:1;
		uint64_t max_write_batch:4;
		uint64_t xor_bank:1;
		uint64_t slow_scf:1;
		uint64_t ddr__pctl:4;
		uint64_t ddr__nctl:4;
		uint64_t reserved_32_63:32;
#endif
	} cn50xx;
	struct cvmx_lmcx_ctl_cn52xx {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_32_63:32;
		uint64_t ddr__nctl:4;
		uint64_t ddr__pctl:4;
		uint64_t slow_scf:1;
		uint64_t xor_bank:1;
		uint64_t max_write_batch:4;
		uint64_t reserved_16_17:2;
		uint64_t rdimm_ena:1;
		uint64_t r2r_slot:1;
		uint64_t inorder_mwf:1;
		uint64_t inorder_mrf:1;
		uint64_t dreset:1;
		uint64_t mode32b:1;
		uint64_t fprch2:1;
		uint64_t bprch:1;
		uint64_t sil_lat:2;
		uint64_t tskw:2;
		uint64_t qs_dic:2;
		uint64_t dic:2;
#else
		uint64_t dic:2;
		uint64_t qs_dic:2;
		uint64_t tskw:2;
		uint64_t sil_lat:2;
		uint64_t bprch:1;
		uint64_t fprch2:1;
		uint64_t mode32b:1;
		uint64_t dreset:1;
		uint64_t inorder_mrf:1;
		uint64_t inorder_mwf:1;
		uint64_t r2r_slot:1;
		uint64_t rdimm_ena:1;
		uint64_t reserved_16_17:2;
		uint64_t max_write_batch:4;
		uint64_t xor_bank:1;
		uint64_t slow_scf:1;
		uint64_t ddr__pctl:4;
		uint64_t ddr__nctl:4;
		uint64_t reserved_32_63:32;
#endif
	} cn52xx;
	struct cvmx_lmcx_ctl_cn58xx {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_32_63:32;
		uint64_t ddr__nctl:4;
		uint64_t ddr__pctl:4;
		uint64_t slow_scf:1;
		uint64_t xor_bank:1;
		uint64_t max_write_batch:4;
		uint64_t reserved_16_17:2;
		uint64_t rdimm_ena:1;
		uint64_t r2r_slot:1;
		uint64_t inorder_mwf:1;
		uint64_t inorder_mrf:1;
		uint64_t dreset:1;
		uint64_t mode128b:1;
		uint64_t fprch2:1;
		uint64_t bprch:1;
		uint64_t sil_lat:2;
		uint64_t tskw:2;
		uint64_t qs_dic:2;
		uint64_t dic:2;
#else
		uint64_t dic:2;
		uint64_t qs_dic:2;
		uint64_t tskw:2;
		uint64_t sil_lat:2;
		uint64_t bprch:1;
		uint64_t fprch2:1;
		uint64_t mode128b:1;
		uint64_t dreset:1;
		uint64_t inorder_mrf:1;
		uint64_t inorder_mwf:1;
		uint64_t r2r_slot:1;
		uint64_t rdimm_ena:1;
		uint64_t reserved_16_17:2;
		uint64_t max_write_batch:4;
		uint64_t xor_bank:1;
		uint64_t slow_scf:1;
		uint64_t ddr__pctl:4;
		uint64_t ddr__nctl:4;
		uint64_t reserved_32_63:32;
#endif
	} cn58xx;
};

union cvmx_lmcx_ctl1 {
	uint64_t u64;
	struct cvmx_lmcx_ctl1_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_21_63:43;
		uint64_t ecc_adr:1;
		uint64_t forcewrite:4;
		uint64_t idlepower:3;
		uint64_t sequence:3;
		uint64_t sil_mode:1;
		uint64_t dcc_enable:1;
		uint64_t reserved_2_7:6;
		uint64_t data_layout:2;
#else
		uint64_t data_layout:2;
		uint64_t reserved_2_7:6;
		uint64_t dcc_enable:1;
		uint64_t sil_mode:1;
		uint64_t sequence:3;
		uint64_t idlepower:3;
		uint64_t forcewrite:4;
		uint64_t ecc_adr:1;
		uint64_t reserved_21_63:43;
#endif
	} s;
	struct cvmx_lmcx_ctl1_cn30xx {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_2_63:62;
		uint64_t data_layout:2;
#else
		uint64_t data_layout:2;
		uint64_t reserved_2_63:62;
#endif
	} cn30xx;
	struct cvmx_lmcx_ctl1_cn50xx {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_10_63:54;
		uint64_t sil_mode:1;
		uint64_t dcc_enable:1;
		uint64_t reserved_2_7:6;
		uint64_t data_layout:2;
#else
		uint64_t data_layout:2;
		uint64_t reserved_2_7:6;
		uint64_t dcc_enable:1;
		uint64_t sil_mode:1;
		uint64_t reserved_10_63:54;
#endif
	} cn50xx;
	struct cvmx_lmcx_ctl1_cn52xx {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_21_63:43;
		uint64_t ecc_adr:1;
		uint64_t forcewrite:4;
		uint64_t idlepower:3;
		uint64_t sequence:3;
		uint64_t sil_mode:1;
		uint64_t dcc_enable:1;
		uint64_t reserved_0_7:8;
#else
		uint64_t reserved_0_7:8;
		uint64_t dcc_enable:1;
		uint64_t sil_mode:1;
		uint64_t sequence:3;
		uint64_t idlepower:3;
		uint64_t forcewrite:4;
		uint64_t ecc_adr:1;
		uint64_t reserved_21_63:43;
#endif
	} cn52xx;
	struct cvmx_lmcx_ctl1_cn58xx {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_10_63:54;
		uint64_t sil_mode:1;
		uint64_t dcc_enable:1;
		uint64_t reserved_0_7:8;
#else
		uint64_t reserved_0_7:8;
		uint64_t dcc_enable:1;
		uint64_t sil_mode:1;
		uint64_t reserved_10_63:54;
#endif
	} cn58xx;
};

union cvmx_lmcx_dclk_cnt {
	uint64_t u64;
	struct cvmx_lmcx_dclk_cnt_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t dclkcnt:64;
#else
		uint64_t dclkcnt:64;
#endif
	} s;
};

union cvmx_lmcx_dclk_cnt_hi {
	uint64_t u64;
	struct cvmx_lmcx_dclk_cnt_hi_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_32_63:32;
		uint64_t dclkcnt_hi:32;
#else
		uint64_t dclkcnt_hi:32;
		uint64_t reserved_32_63:32;
#endif
	} s;
};

union cvmx_lmcx_dclk_cnt_lo {
	uint64_t u64;
	struct cvmx_lmcx_dclk_cnt_lo_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_32_63:32;
		uint64_t dclkcnt_lo:32;
#else
		uint64_t dclkcnt_lo:32;
		uint64_t reserved_32_63:32;
#endif
	} s;
};

union cvmx_lmcx_dclk_ctl {
	uint64_t u64;
	struct cvmx_lmcx_dclk_ctl_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_8_63:56;
		uint64_t off90_ena:1;
		uint64_t dclk90_byp:1;
		uint64_t dclk90_ld:1;
		uint64_t dclk90_vlu:5;
#else
		uint64_t dclk90_vlu:5;
		uint64_t dclk90_ld:1;
		uint64_t dclk90_byp:1;
		uint64_t off90_ena:1;
		uint64_t reserved_8_63:56;
#endif
	} s;
};

union cvmx_lmcx_ddr2_ctl {
	uint64_t u64;
	struct cvmx_lmcx_ddr2_ctl_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_32_63:32;
		uint64_t bank8:1;
		uint64_t burst8:1;
		uint64_t addlat:3;
		uint64_t pocas:1;
		uint64_t bwcnt:1;
		uint64_t twr:3;
		uint64_t silo_hc:1;
		uint64_t ddr_eof:4;
		uint64_t tfaw:5;
		uint64_t crip_mode:1;
		uint64_t ddr2t:1;
		uint64_t odt_ena:1;
		uint64_t qdll_ena:1;
		uint64_t dll90_vlu:5;
		uint64_t dll90_byp:1;
		uint64_t rdqs:1;
		uint64_t ddr2:1;
#else
		uint64_t ddr2:1;
		uint64_t rdqs:1;
		uint64_t dll90_byp:1;
		uint64_t dll90_vlu:5;
		uint64_t qdll_ena:1;
		uint64_t odt_ena:1;
		uint64_t ddr2t:1;
		uint64_t crip_mode:1;
		uint64_t tfaw:5;
		uint64_t ddr_eof:4;
		uint64_t silo_hc:1;
		uint64_t twr:3;
		uint64_t bwcnt:1;
		uint64_t pocas:1;
		uint64_t addlat:3;
		uint64_t burst8:1;
		uint64_t bank8:1;
		uint64_t reserved_32_63:32;
#endif
	} s;
	struct cvmx_lmcx_ddr2_ctl_cn30xx {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_32_63:32;
		uint64_t bank8:1;
		uint64_t burst8:1;
		uint64_t addlat:3;
		uint64_t pocas:1;
		uint64_t bwcnt:1;
		uint64_t twr:3;
		uint64_t silo_hc:1;
		uint64_t ddr_eof:4;
		uint64_t tfaw:5;
		uint64_t crip_mode:1;
		uint64_t ddr2t:1;
		uint64_t odt_ena:1;
		uint64_t qdll_ena:1;
		uint64_t dll90_vlu:5;
		uint64_t dll90_byp:1;
		uint64_t reserved_1_1:1;
		uint64_t ddr2:1;
#else
		uint64_t ddr2:1;
		uint64_t reserved_1_1:1;
		uint64_t dll90_byp:1;
		uint64_t dll90_vlu:5;
		uint64_t qdll_ena:1;
		uint64_t odt_ena:1;
		uint64_t ddr2t:1;
		uint64_t crip_mode:1;
		uint64_t tfaw:5;
		uint64_t ddr_eof:4;
		uint64_t silo_hc:1;
		uint64_t twr:3;
		uint64_t bwcnt:1;
		uint64_t pocas:1;
		uint64_t addlat:3;
		uint64_t burst8:1;
		uint64_t bank8:1;
		uint64_t reserved_32_63:32;
#endif
	} cn30xx;
};

union cvmx_lmcx_ddr_pll_ctl {
	uint64_t u64;
	struct cvmx_lmcx_ddr_pll_ctl_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_27_63:37;
		uint64_t jtg_test_mode:1;
		uint64_t dfm_div_reset:1;
		uint64_t dfm_ps_en:3;
		uint64_t ddr_div_reset:1;
		uint64_t ddr_ps_en:3;
		uint64_t diffamp:4;
		uint64_t cps:3;
		uint64_t cpb:3;
		uint64_t reset_n:1;
		uint64_t clkf:7;
#else
		uint64_t clkf:7;
		uint64_t reset_n:1;
		uint64_t cpb:3;
		uint64_t cps:3;
		uint64_t diffamp:4;
		uint64_t ddr_ps_en:3;
		uint64_t ddr_div_reset:1;
		uint64_t dfm_ps_en:3;
		uint64_t dfm_div_reset:1;
		uint64_t jtg_test_mode:1;
		uint64_t reserved_27_63:37;
#endif
	} s;
};

union cvmx_lmcx_delay_cfg {
	uint64_t u64;
	struct cvmx_lmcx_delay_cfg_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_15_63:49;
		uint64_t dq:5;
		uint64_t cmd:5;
		uint64_t clk:5;
#else
		uint64_t clk:5;
		uint64_t cmd:5;
		uint64_t dq:5;
		uint64_t reserved_15_63:49;
#endif
	} s;
	struct cvmx_lmcx_delay_cfg_cn38xx {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_14_63:50;
		uint64_t dq:4;
		uint64_t reserved_9_9:1;
		uint64_t cmd:4;
		uint64_t reserved_4_4:1;
		uint64_t clk:4;
#else
		uint64_t clk:4;
		uint64_t reserved_4_4:1;
		uint64_t cmd:4;
		uint64_t reserved_9_9:1;
		uint64_t dq:4;
		uint64_t reserved_14_63:50;
#endif
	} cn38xx;
};

union cvmx_lmcx_dimmx_params {
	uint64_t u64;
	struct cvmx_lmcx_dimmx_params_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t rc15:4;
		uint64_t rc14:4;
		uint64_t rc13:4;
		uint64_t rc12:4;
		uint64_t rc11:4;
		uint64_t rc10:4;
		uint64_t rc9:4;
		uint64_t rc8:4;
		uint64_t rc7:4;
		uint64_t rc6:4;
		uint64_t rc5:4;
		uint64_t rc4:4;
		uint64_t rc3:4;
		uint64_t rc2:4;
		uint64_t rc1:4;
		uint64_t rc0:4;
#else
		uint64_t rc0:4;
		uint64_t rc1:4;
		uint64_t rc2:4;
		uint64_t rc3:4;
		uint64_t rc4:4;
		uint64_t rc5:4;
		uint64_t rc6:4;
		uint64_t rc7:4;
		uint64_t rc8:4;
		uint64_t rc9:4;
		uint64_t rc10:4;
		uint64_t rc11:4;
		uint64_t rc12:4;
		uint64_t rc13:4;
		uint64_t rc14:4;
		uint64_t rc15:4;
#endif
	} s;
};

union cvmx_lmcx_dimm_ctl {
	uint64_t u64;
	struct cvmx_lmcx_dimm_ctl_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_46_63:18;
		uint64_t parity:1;
		uint64_t tcws:13;
		uint64_t dimm1_wmask:16;
		uint64_t dimm0_wmask:16;
#else
		uint64_t dimm0_wmask:16;
		uint64_t dimm1_wmask:16;
		uint64_t tcws:13;
		uint64_t parity:1;
		uint64_t reserved_46_63:18;
#endif
	} s;
};

union cvmx_lmcx_dll_ctl {
	uint64_t u64;
	struct cvmx_lmcx_dll_ctl_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_8_63:56;
		uint64_t dreset:1;
		uint64_t dll90_byp:1;
		uint64_t dll90_ena:1;
		uint64_t dll90_vlu:5;
#else
		uint64_t dll90_vlu:5;
		uint64_t dll90_ena:1;
		uint64_t dll90_byp:1;
		uint64_t dreset:1;
		uint64_t reserved_8_63:56;
#endif
	} s;
};

union cvmx_lmcx_dll_ctl2 {
	uint64_t u64;
	struct cvmx_lmcx_dll_ctl2_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_16_63:48;
		uint64_t intf_en:1;
		uint64_t dll_bringup:1;
		uint64_t dreset:1;
		uint64_t quad_dll_ena:1;
		uint64_t byp_sel:4;
		uint64_t byp_setting:8;
#else
		uint64_t byp_setting:8;
		uint64_t byp_sel:4;
		uint64_t quad_dll_ena:1;
		uint64_t dreset:1;
		uint64_t dll_bringup:1;
		uint64_t intf_en:1;
		uint64_t reserved_16_63:48;
#endif
	} s;
	struct cvmx_lmcx_dll_ctl2_cn63xx {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_15_63:49;
		uint64_t dll_bringup:1;
		uint64_t dreset:1;
		uint64_t quad_dll_ena:1;
		uint64_t byp_sel:4;
		uint64_t byp_setting:8;
#else
		uint64_t byp_setting:8;
		uint64_t byp_sel:4;
		uint64_t quad_dll_ena:1;
		uint64_t dreset:1;
		uint64_t dll_bringup:1;
		uint64_t reserved_15_63:49;
#endif
	} cn63xx;
};

union cvmx_lmcx_dll_ctl3 {
	uint64_t u64;
	struct cvmx_lmcx_dll_ctl3_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_41_63:23;
		uint64_t dclk90_fwd:1;
		uint64_t ddr_90_dly_byp:1;
		uint64_t dclk90_recal_dis:1;
		uint64_t dclk90_byp_sel:1;
		uint64_t dclk90_byp_setting:8;
		uint64_t dll_fast:1;
		uint64_t dll90_setting:8;
		uint64_t fine_tune_mode:1;
		uint64_t dll_mode:1;
		uint64_t dll90_byte_sel:4;
		uint64_t offset_ena:1;
		uint64_t load_offset:1;
		uint64_t mode_sel:2;
		uint64_t byte_sel:4;
		uint64_t offset:6;
#else
		uint64_t offset:6;
		uint64_t byte_sel:4;
		uint64_t mode_sel:2;
		uint64_t load_offset:1;
		uint64_t offset_ena:1;
		uint64_t dll90_byte_sel:4;
		uint64_t dll_mode:1;
		uint64_t fine_tune_mode:1;
		uint64_t dll90_setting:8;
		uint64_t dll_fast:1;
		uint64_t dclk90_byp_setting:8;
		uint64_t dclk90_byp_sel:1;
		uint64_t dclk90_recal_dis:1;
		uint64_t ddr_90_dly_byp:1;
		uint64_t dclk90_fwd:1;
		uint64_t reserved_41_63:23;
#endif
	} s;
	struct cvmx_lmcx_dll_ctl3_cn63xx {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_29_63:35;
		uint64_t dll_fast:1;
		uint64_t dll90_setting:8;
		uint64_t fine_tune_mode:1;
		uint64_t dll_mode:1;
		uint64_t dll90_byte_sel:4;
		uint64_t offset_ena:1;
		uint64_t load_offset:1;
		uint64_t mode_sel:2;
		uint64_t byte_sel:4;
		uint64_t offset:6;
#else
		uint64_t offset:6;
		uint64_t byte_sel:4;
		uint64_t mode_sel:2;
		uint64_t load_offset:1;
		uint64_t offset_ena:1;
		uint64_t dll90_byte_sel:4;
		uint64_t dll_mode:1;
		uint64_t fine_tune_mode:1;
		uint64_t dll90_setting:8;
		uint64_t dll_fast:1;
		uint64_t reserved_29_63:35;
#endif
	} cn63xx;
};

union cvmx_lmcx_dual_memcfg {
	uint64_t u64;
	struct cvmx_lmcx_dual_memcfg_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_20_63:44;
		uint64_t bank8:1;
		uint64_t row_lsb:3;
		uint64_t reserved_8_15:8;
		uint64_t cs_mask:8;
#else
		uint64_t cs_mask:8;
		uint64_t reserved_8_15:8;
		uint64_t row_lsb:3;
		uint64_t bank8:1;
		uint64_t reserved_20_63:44;
#endif
	} s;
	struct cvmx_lmcx_dual_memcfg_cn61xx {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_19_63:45;
		uint64_t row_lsb:3;
		uint64_t reserved_8_15:8;
		uint64_t cs_mask:8;
#else
		uint64_t cs_mask:8;
		uint64_t reserved_8_15:8;
		uint64_t row_lsb:3;
		uint64_t reserved_19_63:45;
#endif
	} cn61xx;
};

union cvmx_lmcx_ecc_synd {
	uint64_t u64;
	struct cvmx_lmcx_ecc_synd_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_32_63:32;
		uint64_t mrdsyn3:8;
		uint64_t mrdsyn2:8;
		uint64_t mrdsyn1:8;
		uint64_t mrdsyn0:8;
#else
		uint64_t mrdsyn0:8;
		uint64_t mrdsyn1:8;
		uint64_t mrdsyn2:8;
		uint64_t mrdsyn3:8;
		uint64_t reserved_32_63:32;
#endif
	} s;
};

union cvmx_lmcx_fadr {
	uint64_t u64;
	struct cvmx_lmcx_fadr_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_0_63:64;
#else
		uint64_t reserved_0_63:64;
#endif
	} s;
	struct cvmx_lmcx_fadr_cn30xx {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_32_63:32;
		uint64_t fdimm:2;
		uint64_t fbunk:1;
		uint64_t fbank:3;
		uint64_t frow:14;
		uint64_t fcol:12;
#else
		uint64_t fcol:12;
		uint64_t frow:14;
		uint64_t fbank:3;
		uint64_t fbunk:1;
		uint64_t fdimm:2;
		uint64_t reserved_32_63:32;
#endif
	} cn30xx;
	struct cvmx_lmcx_fadr_cn61xx {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_36_63:28;
		uint64_t fdimm:2;
		uint64_t fbunk:1;
		uint64_t fbank:3;
		uint64_t frow:16;
		uint64_t fcol:14;
#else
		uint64_t fcol:14;
		uint64_t frow:16;
		uint64_t fbank:3;
		uint64_t fbunk:1;
		uint64_t fdimm:2;
		uint64_t reserved_36_63:28;
#endif
	} cn61xx;
};

union cvmx_lmcx_ifb_cnt {
	uint64_t u64;
	struct cvmx_lmcx_ifb_cnt_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t ifbcnt:64;
#else
		uint64_t ifbcnt:64;
#endif
	} s;
};

union cvmx_lmcx_ifb_cnt_hi {
	uint64_t u64;
	struct cvmx_lmcx_ifb_cnt_hi_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_32_63:32;
		uint64_t ifbcnt_hi:32;
#else
		uint64_t ifbcnt_hi:32;
		uint64_t reserved_32_63:32;
#endif
	} s;
};

union cvmx_lmcx_ifb_cnt_lo {
	uint64_t u64;
	struct cvmx_lmcx_ifb_cnt_lo_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_32_63:32;
		uint64_t ifbcnt_lo:32;
#else
		uint64_t ifbcnt_lo:32;
		uint64_t reserved_32_63:32;
#endif
	} s;
};

union cvmx_lmcx_int {
	uint64_t u64;
	struct cvmx_lmcx_int_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_9_63:55;
		uint64_t ded_err:4;
		uint64_t sec_err:4;
		uint64_t nxm_wr_err:1;
#else
		uint64_t nxm_wr_err:1;
		uint64_t sec_err:4;
		uint64_t ded_err:4;
		uint64_t reserved_9_63:55;
#endif
	} s;
};

union cvmx_lmcx_int_en {
	uint64_t u64;
	struct cvmx_lmcx_int_en_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_3_63:61;
		uint64_t intr_ded_ena:1;
		uint64_t intr_sec_ena:1;
		uint64_t intr_nxm_wr_ena:1;
#else
		uint64_t intr_nxm_wr_ena:1;
		uint64_t intr_sec_ena:1;
		uint64_t intr_ded_ena:1;
		uint64_t reserved_3_63:61;
#endif
	} s;
};

union cvmx_lmcx_mem_cfg0 {
	uint64_t u64;
	struct cvmx_lmcx_mem_cfg0_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_32_63:32;
		uint64_t reset:1;
		uint64_t silo_qc:1;
		uint64_t bunk_ena:1;
		uint64_t ded_err:4;
		uint64_t sec_err:4;
		uint64_t intr_ded_ena:1;
		uint64_t intr_sec_ena:1;
		uint64_t tcl:4;
		uint64_t ref_int:6;
		uint64_t pbank_lsb:4;
		uint64_t row_lsb:3;
		uint64_t ecc_ena:1;
		uint64_t init_start:1;
#else
		uint64_t init_start:1;
		uint64_t ecc_ena:1;
		uint64_t row_lsb:3;
		uint64_t pbank_lsb:4;
		uint64_t ref_int:6;
		uint64_t tcl:4;
		uint64_t intr_sec_ena:1;
		uint64_t intr_ded_ena:1;
		uint64_t sec_err:4;
		uint64_t ded_err:4;
		uint64_t bunk_ena:1;
		uint64_t silo_qc:1;
		uint64_t reset:1;
		uint64_t reserved_32_63:32;
#endif
	} s;
};

union cvmx_lmcx_mem_cfg1 {
	uint64_t u64;
	struct cvmx_lmcx_mem_cfg1_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_32_63:32;
		uint64_t comp_bypass:1;
		uint64_t trrd:3;
		uint64_t caslat:3;
		uint64_t tmrd:3;
		uint64_t trfc:5;
		uint64_t trp:4;
		uint64_t twtr:4;
		uint64_t trcd:4;
		uint64_t tras:5;
#else
		uint64_t tras:5;
		uint64_t trcd:4;
		uint64_t twtr:4;
		uint64_t trp:4;
		uint64_t trfc:5;
		uint64_t tmrd:3;
		uint64_t caslat:3;
		uint64_t trrd:3;
		uint64_t comp_bypass:1;
		uint64_t reserved_32_63:32;
#endif
	} s;
	struct cvmx_lmcx_mem_cfg1_cn38xx {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_31_63:33;
		uint64_t trrd:3;
		uint64_t caslat:3;
		uint64_t tmrd:3;
		uint64_t trfc:5;
		uint64_t trp:4;
		uint64_t twtr:4;
		uint64_t trcd:4;
		uint64_t tras:5;
#else
		uint64_t tras:5;
		uint64_t trcd:4;
		uint64_t twtr:4;
		uint64_t trp:4;
		uint64_t trfc:5;
		uint64_t tmrd:3;
		uint64_t caslat:3;
		uint64_t trrd:3;
		uint64_t reserved_31_63:33;
#endif
	} cn38xx;
};

union cvmx_lmcx_modereg_params0 {
	uint64_t u64;
	struct cvmx_lmcx_modereg_params0_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_25_63:39;
		uint64_t ppd:1;
		uint64_t wrp:3;
		uint64_t dllr:1;
		uint64_t tm:1;
		uint64_t rbt:1;
		uint64_t cl:4;
		uint64_t bl:2;
		uint64_t qoff:1;
		uint64_t tdqs:1;
		uint64_t wlev:1;
		uint64_t al:2;
		uint64_t dll:1;
		uint64_t mpr:1;
		uint64_t mprloc:2;
		uint64_t cwl:3;
#else
		uint64_t cwl:3;
		uint64_t mprloc:2;
		uint64_t mpr:1;
		uint64_t dll:1;
		uint64_t al:2;
		uint64_t wlev:1;
		uint64_t tdqs:1;
		uint64_t qoff:1;
		uint64_t bl:2;
		uint64_t cl:4;
		uint64_t rbt:1;
		uint64_t tm:1;
		uint64_t dllr:1;
		uint64_t wrp:3;
		uint64_t ppd:1;
		uint64_t reserved_25_63:39;
#endif
	} s;
};

union cvmx_lmcx_modereg_params1 {
	uint64_t u64;
	struct cvmx_lmcx_modereg_params1_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_48_63:16;
		uint64_t rtt_nom_11:3;
		uint64_t dic_11:2;
		uint64_t rtt_wr_11:2;
		uint64_t srt_11:1;
		uint64_t asr_11:1;
		uint64_t pasr_11:3;
		uint64_t rtt_nom_10:3;
		uint64_t dic_10:2;
		uint64_t rtt_wr_10:2;
		uint64_t srt_10:1;
		uint64_t asr_10:1;
		uint64_t pasr_10:3;
		uint64_t rtt_nom_01:3;
		uint64_t dic_01:2;
		uint64_t rtt_wr_01:2;
		uint64_t srt_01:1;
		uint64_t asr_01:1;
		uint64_t pasr_01:3;
		uint64_t rtt_nom_00:3;
		uint64_t dic_00:2;
		uint64_t rtt_wr_00:2;
		uint64_t srt_00:1;
		uint64_t asr_00:1;
		uint64_t pasr_00:3;
#else
		uint64_t pasr_00:3;
		uint64_t asr_00:1;
		uint64_t srt_00:1;
		uint64_t rtt_wr_00:2;
		uint64_t dic_00:2;
		uint64_t rtt_nom_00:3;
		uint64_t pasr_01:3;
		uint64_t asr_01:1;
		uint64_t srt_01:1;
		uint64_t rtt_wr_01:2;
		uint64_t dic_01:2;
		uint64_t rtt_nom_01:3;
		uint64_t pasr_10:3;
		uint64_t asr_10:1;
		uint64_t srt_10:1;
		uint64_t rtt_wr_10:2;
		uint64_t dic_10:2;
		uint64_t rtt_nom_10:3;
		uint64_t pasr_11:3;
		uint64_t asr_11:1;
		uint64_t srt_11:1;
		uint64_t rtt_wr_11:2;
		uint64_t dic_11:2;
		uint64_t rtt_nom_11:3;
		uint64_t reserved_48_63:16;
#endif
	} s;
};

union cvmx_lmcx_nxm {
	uint64_t u64;
	struct cvmx_lmcx_nxm_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_40_63:24;
		uint64_t mem_msb_d3_r1:4;
		uint64_t mem_msb_d3_r0:4;
		uint64_t mem_msb_d2_r1:4;
		uint64_t mem_msb_d2_r0:4;
		uint64_t mem_msb_d1_r1:4;
		uint64_t mem_msb_d1_r0:4;
		uint64_t mem_msb_d0_r1:4;
		uint64_t mem_msb_d0_r0:4;
		uint64_t cs_mask:8;
#else
		uint64_t cs_mask:8;
		uint64_t mem_msb_d0_r0:4;
		uint64_t mem_msb_d0_r1:4;
		uint64_t mem_msb_d1_r0:4;
		uint64_t mem_msb_d1_r1:4;
		uint64_t mem_msb_d2_r0:4;
		uint64_t mem_msb_d2_r1:4;
		uint64_t mem_msb_d3_r0:4;
		uint64_t mem_msb_d3_r1:4;
		uint64_t reserved_40_63:24;
#endif
	} s;
	struct cvmx_lmcx_nxm_cn52xx {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_8_63:56;
		uint64_t cs_mask:8;
#else
		uint64_t cs_mask:8;
		uint64_t reserved_8_63:56;
#endif
	} cn52xx;
};

union cvmx_lmcx_ops_cnt {
	uint64_t u64;
	struct cvmx_lmcx_ops_cnt_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t opscnt:64;
#else
		uint64_t opscnt:64;
#endif
	} s;
};

union cvmx_lmcx_ops_cnt_hi {
	uint64_t u64;
	struct cvmx_lmcx_ops_cnt_hi_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_32_63:32;
		uint64_t opscnt_hi:32;
#else
		uint64_t opscnt_hi:32;
		uint64_t reserved_32_63:32;
#endif
	} s;
};

union cvmx_lmcx_ops_cnt_lo {
	uint64_t u64;
	struct cvmx_lmcx_ops_cnt_lo_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_32_63:32;
		uint64_t opscnt_lo:32;
#else
		uint64_t opscnt_lo:32;
		uint64_t reserved_32_63:32;
#endif
	} s;
};

union cvmx_lmcx_phy_ctl {
	uint64_t u64;
	struct cvmx_lmcx_phy_ctl_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_15_63:49;
		uint64_t rx_always_on:1;
		uint64_t lv_mode:1;
		uint64_t ck_tune1:1;
		uint64_t ck_dlyout1:4;
		uint64_t ck_tune0:1;
		uint64_t ck_dlyout0:4;
		uint64_t loopback:1;
		uint64_t loopback_pos:1;
		uint64_t ts_stagger:1;
#else
		uint64_t ts_stagger:1;
		uint64_t loopback_pos:1;
		uint64_t loopback:1;
		uint64_t ck_dlyout0:4;
		uint64_t ck_tune0:1;
		uint64_t ck_dlyout1:4;
		uint64_t ck_tune1:1;
		uint64_t lv_mode:1;
		uint64_t rx_always_on:1;
		uint64_t reserved_15_63:49;
#endif
	} s;
	struct cvmx_lmcx_phy_ctl_cn63xxp1 {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_14_63:50;
		uint64_t lv_mode:1;
		uint64_t ck_tune1:1;
		uint64_t ck_dlyout1:4;
		uint64_t ck_tune0:1;
		uint64_t ck_dlyout0:4;
		uint64_t loopback:1;
		uint64_t loopback_pos:1;
		uint64_t ts_stagger:1;
#else
		uint64_t ts_stagger:1;
		uint64_t loopback_pos:1;
		uint64_t loopback:1;
		uint64_t ck_dlyout0:4;
		uint64_t ck_tune0:1;
		uint64_t ck_dlyout1:4;
		uint64_t ck_tune1:1;
		uint64_t lv_mode:1;
		uint64_t reserved_14_63:50;
#endif
	} cn63xxp1;
};

union cvmx_lmcx_pll_bwctl {
	uint64_t u64;
	struct cvmx_lmcx_pll_bwctl_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_5_63:59;
		uint64_t bwupd:1;
		uint64_t bwctl:4;
#else
		uint64_t bwctl:4;
		uint64_t bwupd:1;
		uint64_t reserved_5_63:59;
#endif
	} s;
};

union cvmx_lmcx_pll_ctl {
	uint64_t u64;
	struct cvmx_lmcx_pll_ctl_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_30_63:34;
		uint64_t bypass:1;
		uint64_t fasten_n:1;
		uint64_t div_reset:1;
		uint64_t reset_n:1;
		uint64_t clkf:12;
		uint64_t clkr:6;
		uint64_t reserved_6_7:2;
		uint64_t en16:1;
		uint64_t en12:1;
		uint64_t en8:1;
		uint64_t en6:1;
		uint64_t en4:1;
		uint64_t en2:1;
#else
		uint64_t en2:1;
		uint64_t en4:1;
		uint64_t en6:1;
		uint64_t en8:1;
		uint64_t en12:1;
		uint64_t en16:1;
		uint64_t reserved_6_7:2;
		uint64_t clkr:6;
		uint64_t clkf:12;
		uint64_t reset_n:1;
		uint64_t div_reset:1;
		uint64_t fasten_n:1;
		uint64_t bypass:1;
		uint64_t reserved_30_63:34;
#endif
	} s;
	struct cvmx_lmcx_pll_ctl_cn50xx {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_29_63:35;
		uint64_t fasten_n:1;
		uint64_t div_reset:1;
		uint64_t reset_n:1;
		uint64_t clkf:12;
		uint64_t clkr:6;
		uint64_t reserved_6_7:2;
		uint64_t en16:1;
		uint64_t en12:1;
		uint64_t en8:1;
		uint64_t en6:1;
		uint64_t en4:1;
		uint64_t en2:1;
#else
		uint64_t en2:1;
		uint64_t en4:1;
		uint64_t en6:1;
		uint64_t en8:1;
		uint64_t en12:1;
		uint64_t en16:1;
		uint64_t reserved_6_7:2;
		uint64_t clkr:6;
		uint64_t clkf:12;
		uint64_t reset_n:1;
		uint64_t div_reset:1;
		uint64_t fasten_n:1;
		uint64_t reserved_29_63:35;
#endif
	} cn50xx;
	struct cvmx_lmcx_pll_ctl_cn56xxp1 {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_28_63:36;
		uint64_t div_reset:1;
		uint64_t reset_n:1;
		uint64_t clkf:12;
		uint64_t clkr:6;
		uint64_t reserved_6_7:2;
		uint64_t en16:1;
		uint64_t en12:1;
		uint64_t en8:1;
		uint64_t en6:1;
		uint64_t en4:1;
		uint64_t en2:1;
#else
		uint64_t en2:1;
		uint64_t en4:1;
		uint64_t en6:1;
		uint64_t en8:1;
		uint64_t en12:1;
		uint64_t en16:1;
		uint64_t reserved_6_7:2;
		uint64_t clkr:6;
		uint64_t clkf:12;
		uint64_t reset_n:1;
		uint64_t div_reset:1;
		uint64_t reserved_28_63:36;
#endif
	} cn56xxp1;
};

union cvmx_lmcx_pll_status {
	uint64_t u64;
	struct cvmx_lmcx_pll_status_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_32_63:32;
		uint64_t ddr__nctl:5;
		uint64_t ddr__pctl:5;
		uint64_t reserved_2_21:20;
		uint64_t rfslip:1;
		uint64_t fbslip:1;
#else
		uint64_t fbslip:1;
		uint64_t rfslip:1;
		uint64_t reserved_2_21:20;
		uint64_t ddr__pctl:5;
		uint64_t ddr__nctl:5;
		uint64_t reserved_32_63:32;
#endif
	} s;
	struct cvmx_lmcx_pll_status_cn58xxp1 {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_2_63:62;
		uint64_t rfslip:1;
		uint64_t fbslip:1;
#else
		uint64_t fbslip:1;
		uint64_t rfslip:1;
		uint64_t reserved_2_63:62;
#endif
	} cn58xxp1;
};

union cvmx_lmcx_read_level_ctl {
	uint64_t u64;
	struct cvmx_lmcx_read_level_ctl_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_44_63:20;
		uint64_t rankmask:4;
		uint64_t pattern:8;
		uint64_t row:16;
		uint64_t col:12;
		uint64_t reserved_3_3:1;
		uint64_t bnk:3;
#else
		uint64_t bnk:3;
		uint64_t reserved_3_3:1;
		uint64_t col:12;
		uint64_t row:16;
		uint64_t pattern:8;
		uint64_t rankmask:4;
		uint64_t reserved_44_63:20;
#endif
	} s;
};

union cvmx_lmcx_read_level_dbg {
	uint64_t u64;
	struct cvmx_lmcx_read_level_dbg_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_32_63:32;
		uint64_t bitmask:16;
		uint64_t reserved_4_15:12;
		uint64_t byte:4;
#else
		uint64_t byte:4;
		uint64_t reserved_4_15:12;
		uint64_t bitmask:16;
		uint64_t reserved_32_63:32;
#endif
	} s;
};

union cvmx_lmcx_read_level_rankx {
	uint64_t u64;
	struct cvmx_lmcx_read_level_rankx_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_38_63:26;
		uint64_t status:2;
		uint64_t byte8:4;
		uint64_t byte7:4;
		uint64_t byte6:4;
		uint64_t byte5:4;
		uint64_t byte4:4;
		uint64_t byte3:4;
		uint64_t byte2:4;
		uint64_t byte1:4;
		uint64_t byte0:4;
#else
		uint64_t byte0:4;
		uint64_t byte1:4;
		uint64_t byte2:4;
		uint64_t byte3:4;
		uint64_t byte4:4;
		uint64_t byte5:4;
		uint64_t byte6:4;
		uint64_t byte7:4;
		uint64_t byte8:4;
		uint64_t status:2;
		uint64_t reserved_38_63:26;
#endif
	} s;
};

union cvmx_lmcx_reset_ctl {
	uint64_t u64;
	struct cvmx_lmcx_reset_ctl_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_4_63:60;
		uint64_t ddr3psv:1;
		uint64_t ddr3psoft:1;
		uint64_t ddr3pwarm:1;
		uint64_t ddr3rst:1;
#else
		uint64_t ddr3rst:1;
		uint64_t ddr3pwarm:1;
		uint64_t ddr3psoft:1;
		uint64_t ddr3psv:1;
		uint64_t reserved_4_63:60;
#endif
	} s;
};

union cvmx_lmcx_rlevel_ctl {
	uint64_t u64;
	struct cvmx_lmcx_rlevel_ctl_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_22_63:42;
		uint64_t delay_unload_3:1;
		uint64_t delay_unload_2:1;
		uint64_t delay_unload_1:1;
		uint64_t delay_unload_0:1;
		uint64_t bitmask:8;
		uint64_t or_dis:1;
		uint64_t offset_en:1;
		uint64_t offset:4;
		uint64_t byte:4;
#else
		uint64_t byte:4;
		uint64_t offset:4;
		uint64_t offset_en:1;
		uint64_t or_dis:1;
		uint64_t bitmask:8;
		uint64_t delay_unload_0:1;
		uint64_t delay_unload_1:1;
		uint64_t delay_unload_2:1;
		uint64_t delay_unload_3:1;
		uint64_t reserved_22_63:42;
#endif
	} s;
	struct cvmx_lmcx_rlevel_ctl_cn63xxp1 {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_9_63:55;
		uint64_t offset_en:1;
		uint64_t offset:4;
		uint64_t byte:4;
#else
		uint64_t byte:4;
		uint64_t offset:4;
		uint64_t offset_en:1;
		uint64_t reserved_9_63:55;
#endif
	} cn63xxp1;
};

union cvmx_lmcx_rlevel_dbg {
	uint64_t u64;
	struct cvmx_lmcx_rlevel_dbg_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t bitmask:64;
#else
		uint64_t bitmask:64;
#endif
	} s;
};

union cvmx_lmcx_rlevel_rankx {
	uint64_t u64;
	struct cvmx_lmcx_rlevel_rankx_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_56_63:8;
		uint64_t status:2;
		uint64_t byte8:6;
		uint64_t byte7:6;
		uint64_t byte6:6;
		uint64_t byte5:6;
		uint64_t byte4:6;
		uint64_t byte3:6;
		uint64_t byte2:6;
		uint64_t byte1:6;
		uint64_t byte0:6;
#else
		uint64_t byte0:6;
		uint64_t byte1:6;
		uint64_t byte2:6;
		uint64_t byte3:6;
		uint64_t byte4:6;
		uint64_t byte5:6;
		uint64_t byte6:6;
		uint64_t byte7:6;
		uint64_t byte8:6;
		uint64_t status:2;
		uint64_t reserved_56_63:8;
#endif
	} s;
};

union cvmx_lmcx_rodt_comp_ctl {
	uint64_t u64;
	struct cvmx_lmcx_rodt_comp_ctl_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_17_63:47;
		uint64_t enable:1;
		uint64_t reserved_12_15:4;
		uint64_t nctl:4;
		uint64_t reserved_5_7:3;
		uint64_t pctl:5;
#else
		uint64_t pctl:5;
		uint64_t reserved_5_7:3;
		uint64_t nctl:4;
		uint64_t reserved_12_15:4;
		uint64_t enable:1;
		uint64_t reserved_17_63:47;
#endif
	} s;
};

union cvmx_lmcx_rodt_ctl {
	uint64_t u64;
	struct cvmx_lmcx_rodt_ctl_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_32_63:32;
		uint64_t rodt_hi3:4;
		uint64_t rodt_hi2:4;
		uint64_t rodt_hi1:4;
		uint64_t rodt_hi0:4;
		uint64_t rodt_lo3:4;
		uint64_t rodt_lo2:4;
		uint64_t rodt_lo1:4;
		uint64_t rodt_lo0:4;
#else
		uint64_t rodt_lo0:4;
		uint64_t rodt_lo1:4;
		uint64_t rodt_lo2:4;
		uint64_t rodt_lo3:4;
		uint64_t rodt_hi0:4;
		uint64_t rodt_hi1:4;
		uint64_t rodt_hi2:4;
		uint64_t rodt_hi3:4;
		uint64_t reserved_32_63:32;
#endif
	} s;
};

union cvmx_lmcx_rodt_mask {
	uint64_t u64;
	struct cvmx_lmcx_rodt_mask_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t rodt_d3_r1:8;
		uint64_t rodt_d3_r0:8;
		uint64_t rodt_d2_r1:8;
		uint64_t rodt_d2_r0:8;
		uint64_t rodt_d1_r1:8;
		uint64_t rodt_d1_r0:8;
		uint64_t rodt_d0_r1:8;
		uint64_t rodt_d0_r0:8;
#else
		uint64_t rodt_d0_r0:8;
		uint64_t rodt_d0_r1:8;
		uint64_t rodt_d1_r0:8;
		uint64_t rodt_d1_r1:8;
		uint64_t rodt_d2_r0:8;
		uint64_t rodt_d2_r1:8;
		uint64_t rodt_d3_r0:8;
		uint64_t rodt_d3_r1:8;
#endif
	} s;
};

union cvmx_lmcx_scramble_cfg0 {
	uint64_t u64;
	struct cvmx_lmcx_scramble_cfg0_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t key:64;
#else
		uint64_t key:64;
#endif
	} s;
};

union cvmx_lmcx_scramble_cfg1 {
	uint64_t u64;
	struct cvmx_lmcx_scramble_cfg1_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t key:64;
#else
		uint64_t key:64;
#endif
	} s;
};

union cvmx_lmcx_scrambled_fadr {
	uint64_t u64;
	struct cvmx_lmcx_scrambled_fadr_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_36_63:28;
		uint64_t fdimm:2;
		uint64_t fbunk:1;
		uint64_t fbank:3;
		uint64_t frow:16;
		uint64_t fcol:14;
#else
		uint64_t fcol:14;
		uint64_t frow:16;
		uint64_t fbank:3;
		uint64_t fbunk:1;
		uint64_t fdimm:2;
		uint64_t reserved_36_63:28;
#endif
	} s;
};

union cvmx_lmcx_slot_ctl0 {
	uint64_t u64;
	struct cvmx_lmcx_slot_ctl0_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_24_63:40;
		uint64_t w2w_init:6;
		uint64_t w2r_init:6;
		uint64_t r2w_init:6;
		uint64_t r2r_init:6;
#else
		uint64_t r2r_init:6;
		uint64_t r2w_init:6;
		uint64_t w2r_init:6;
		uint64_t w2w_init:6;
		uint64_t reserved_24_63:40;
#endif
	} s;
};

union cvmx_lmcx_slot_ctl1 {
	uint64_t u64;
	struct cvmx_lmcx_slot_ctl1_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_24_63:40;
		uint64_t w2w_xrank_init:6;
		uint64_t w2r_xrank_init:6;
		uint64_t r2w_xrank_init:6;
		uint64_t r2r_xrank_init:6;
#else
		uint64_t r2r_xrank_init:6;
		uint64_t r2w_xrank_init:6;
		uint64_t w2r_xrank_init:6;
		uint64_t w2w_xrank_init:6;
		uint64_t reserved_24_63:40;
#endif
	} s;
};

union cvmx_lmcx_slot_ctl2 {
	uint64_t u64;
	struct cvmx_lmcx_slot_ctl2_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_24_63:40;
		uint64_t w2w_xdimm_init:6;
		uint64_t w2r_xdimm_init:6;
		uint64_t r2w_xdimm_init:6;
		uint64_t r2r_xdimm_init:6;
#else
		uint64_t r2r_xdimm_init:6;
		uint64_t r2w_xdimm_init:6;
		uint64_t w2r_xdimm_init:6;
		uint64_t w2w_xdimm_init:6;
		uint64_t reserved_24_63:40;
#endif
	} s;
};

union cvmx_lmcx_timing_params0 {
	uint64_t u64;
	struct cvmx_lmcx_timing_params0_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_47_63:17;
		uint64_t trp_ext:1;
		uint64_t tcksre:4;
		uint64_t trp:4;
		uint64_t tzqinit:4;
		uint64_t tdllk:4;
		uint64_t tmod:4;
		uint64_t tmrd:4;
		uint64_t txpr:4;
		uint64_t tcke:4;
		uint64_t tzqcs:4;
		uint64_t tckeon:10;
#else
		uint64_t tckeon:10;
		uint64_t tzqcs:4;
		uint64_t tcke:4;
		uint64_t txpr:4;
		uint64_t tmrd:4;
		uint64_t tmod:4;
		uint64_t tdllk:4;
		uint64_t tzqinit:4;
		uint64_t trp:4;
		uint64_t tcksre:4;
		uint64_t trp_ext:1;
		uint64_t reserved_47_63:17;
#endif
	} s;
	struct cvmx_lmcx_timing_params0_cn61xx {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_47_63:17;
		uint64_t trp_ext:1;
		uint64_t tcksre:4;
		uint64_t trp:4;
		uint64_t tzqinit:4;
		uint64_t tdllk:4;
		uint64_t tmod:4;
		uint64_t tmrd:4;
		uint64_t txpr:4;
		uint64_t tcke:4;
		uint64_t tzqcs:4;
		uint64_t reserved_0_9:10;
#else
		uint64_t reserved_0_9:10;
		uint64_t tzqcs:4;
		uint64_t tcke:4;
		uint64_t txpr:4;
		uint64_t tmrd:4;
		uint64_t tmod:4;
		uint64_t tdllk:4;
		uint64_t tzqinit:4;
		uint64_t trp:4;
		uint64_t tcksre:4;
		uint64_t trp_ext:1;
		uint64_t reserved_47_63:17;
#endif
	} cn61xx;
	struct cvmx_lmcx_timing_params0_cn63xxp1 {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_46_63:18;
		uint64_t tcksre:4;
		uint64_t trp:4;
		uint64_t tzqinit:4;
		uint64_t tdllk:4;
		uint64_t tmod:4;
		uint64_t tmrd:4;
		uint64_t txpr:4;
		uint64_t tcke:4;
		uint64_t tzqcs:4;
		uint64_t tckeon:10;
#else
		uint64_t tckeon:10;
		uint64_t tzqcs:4;
		uint64_t tcke:4;
		uint64_t txpr:4;
		uint64_t tmrd:4;
		uint64_t tmod:4;
		uint64_t tdllk:4;
		uint64_t tzqinit:4;
		uint64_t trp:4;
		uint64_t tcksre:4;
		uint64_t reserved_46_63:18;
#endif
	} cn63xxp1;
};

union cvmx_lmcx_timing_params1 {
	uint64_t u64;
	struct cvmx_lmcx_timing_params1_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_47_63:17;
		uint64_t tras_ext:1;
		uint64_t txpdll:5;
		uint64_t tfaw:5;
		uint64_t twldqsen:4;
		uint64_t twlmrd:4;
		uint64_t txp:3;
		uint64_t trrd:3;
		uint64_t trfc:5;
		uint64_t twtr:4;
		uint64_t trcd:4;
		uint64_t tras:5;
		uint64_t tmprr:4;
#else
		uint64_t tmprr:4;
		uint64_t tras:5;
		uint64_t trcd:4;
		uint64_t twtr:4;
		uint64_t trfc:5;
		uint64_t trrd:3;
		uint64_t txp:3;
		uint64_t twlmrd:4;
		uint64_t twldqsen:4;
		uint64_t tfaw:5;
		uint64_t txpdll:5;
		uint64_t tras_ext:1;
		uint64_t reserved_47_63:17;
#endif
	} s;
	struct cvmx_lmcx_timing_params1_cn63xxp1 {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_46_63:18;
		uint64_t txpdll:5;
		uint64_t tfaw:5;
		uint64_t twldqsen:4;
		uint64_t twlmrd:4;
		uint64_t txp:3;
		uint64_t trrd:3;
		uint64_t trfc:5;
		uint64_t twtr:4;
		uint64_t trcd:4;
		uint64_t tras:5;
		uint64_t tmprr:4;
#else
		uint64_t tmprr:4;
		uint64_t tras:5;
		uint64_t trcd:4;
		uint64_t twtr:4;
		uint64_t trfc:5;
		uint64_t trrd:3;
		uint64_t txp:3;
		uint64_t twlmrd:4;
		uint64_t twldqsen:4;
		uint64_t tfaw:5;
		uint64_t txpdll:5;
		uint64_t reserved_46_63:18;
#endif
	} cn63xxp1;
};

union cvmx_lmcx_tro_ctl {
	uint64_t u64;
	struct cvmx_lmcx_tro_ctl_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_33_63:31;
		uint64_t rclk_cnt:32;
		uint64_t treset:1;
#else
		uint64_t treset:1;
		uint64_t rclk_cnt:32;
		uint64_t reserved_33_63:31;
#endif
	} s;
};

union cvmx_lmcx_tro_stat {
	uint64_t u64;
	struct cvmx_lmcx_tro_stat_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_32_63:32;
		uint64_t ring_cnt:32;
#else
		uint64_t ring_cnt:32;
		uint64_t reserved_32_63:32;
#endif
	} s;
};

union cvmx_lmcx_wlevel_ctl {
	uint64_t u64;
	struct cvmx_lmcx_wlevel_ctl_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_22_63:42;
		uint64_t rtt_nom:3;
		uint64_t bitmask:8;
		uint64_t or_dis:1;
		uint64_t sset:1;
		uint64_t lanemask:9;
#else
		uint64_t lanemask:9;
		uint64_t sset:1;
		uint64_t or_dis:1;
		uint64_t bitmask:8;
		uint64_t rtt_nom:3;
		uint64_t reserved_22_63:42;
#endif
	} s;
	struct cvmx_lmcx_wlevel_ctl_cn63xxp1 {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_10_63:54;
		uint64_t sset:1;
		uint64_t lanemask:9;
#else
		uint64_t lanemask:9;
		uint64_t sset:1;
		uint64_t reserved_10_63:54;
#endif
	} cn63xxp1;
};

union cvmx_lmcx_wlevel_dbg {
	uint64_t u64;
	struct cvmx_lmcx_wlevel_dbg_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_12_63:52;
		uint64_t bitmask:8;
		uint64_t byte:4;
#else
		uint64_t byte:4;
		uint64_t bitmask:8;
		uint64_t reserved_12_63:52;
#endif
	} s;
};

union cvmx_lmcx_wlevel_rankx {
	uint64_t u64;
	struct cvmx_lmcx_wlevel_rankx_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_47_63:17;
		uint64_t status:2;
		uint64_t byte8:5;
		uint64_t byte7:5;
		uint64_t byte6:5;
		uint64_t byte5:5;
		uint64_t byte4:5;
		uint64_t byte3:5;
		uint64_t byte2:5;
		uint64_t byte1:5;
		uint64_t byte0:5;
#else
		uint64_t byte0:5;
		uint64_t byte1:5;
		uint64_t byte2:5;
		uint64_t byte3:5;
		uint64_t byte4:5;
		uint64_t byte5:5;
		uint64_t byte6:5;
		uint64_t byte7:5;
		uint64_t byte8:5;
		uint64_t status:2;
		uint64_t reserved_47_63:17;
#endif
	} s;
};

union cvmx_lmcx_wodt_ctl0 {
	uint64_t u64;
	struct cvmx_lmcx_wodt_ctl0_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_0_63:64;
#else
		uint64_t reserved_0_63:64;
#endif
	} s;
	struct cvmx_lmcx_wodt_ctl0_cn30xx {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_32_63:32;
		uint64_t wodt_d1_r1:8;
		uint64_t wodt_d1_r0:8;
		uint64_t wodt_d0_r1:8;
		uint64_t wodt_d0_r0:8;
#else
		uint64_t wodt_d0_r0:8;
		uint64_t wodt_d0_r1:8;
		uint64_t wodt_d1_r0:8;
		uint64_t wodt_d1_r1:8;
		uint64_t reserved_32_63:32;
#endif
	} cn30xx;
	struct cvmx_lmcx_wodt_ctl0_cn38xx {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_32_63:32;
		uint64_t wodt_hi3:4;
		uint64_t wodt_hi2:4;
		uint64_t wodt_hi1:4;
		uint64_t wodt_hi0:4;
		uint64_t wodt_lo3:4;
		uint64_t wodt_lo2:4;
		uint64_t wodt_lo1:4;
		uint64_t wodt_lo0:4;
#else
		uint64_t wodt_lo0:4;
		uint64_t wodt_lo1:4;
		uint64_t wodt_lo2:4;
		uint64_t wodt_lo3:4;
		uint64_t wodt_hi0:4;
		uint64_t wodt_hi1:4;
		uint64_t wodt_hi2:4;
		uint64_t wodt_hi3:4;
		uint64_t reserved_32_63:32;
#endif
	} cn38xx;
};

union cvmx_lmcx_wodt_ctl1 {
	uint64_t u64;
	struct cvmx_lmcx_wodt_ctl1_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_32_63:32;
		uint64_t wodt_d3_r1:8;
		uint64_t wodt_d3_r0:8;
		uint64_t wodt_d2_r1:8;
		uint64_t wodt_d2_r0:8;
#else
		uint64_t wodt_d2_r0:8;
		uint64_t wodt_d2_r1:8;
		uint64_t wodt_d3_r0:8;
		uint64_t wodt_d3_r1:8;
		uint64_t reserved_32_63:32;
#endif
	} s;
};

union cvmx_lmcx_wodt_mask {
	uint64_t u64;
	struct cvmx_lmcx_wodt_mask_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t wodt_d3_r1:8;
		uint64_t wodt_d3_r0:8;
		uint64_t wodt_d2_r1:8;
		uint64_t wodt_d2_r0:8;
		uint64_t wodt_d1_r1:8;
		uint64_t wodt_d1_r0:8;
		uint64_t wodt_d0_r1:8;
		uint64_t wodt_d0_r0:8;
#else
		uint64_t wodt_d0_r0:8;
		uint64_t wodt_d0_r1:8;
		uint64_t wodt_d1_r0:8;
		uint64_t wodt_d1_r1:8;
		uint64_t wodt_d2_r0:8;
		uint64_t wodt_d2_r1:8;
		uint64_t wodt_d3_r0:8;
		uint64_t wodt_d3_r1:8;
#endif
	} s;
};

#endif

Youez - 2016 - github.com/yon3zu
LinuXploit